MEMORY MANAGEMENT APPARATUS AND MEMORY MANAGEMENT METHOD

    公开(公告)号:US20200319803A1

    公开(公告)日:2020-10-08

    申请号:US16742811

    申请日:2020-01-14

    Abstract: A memory management method includes: performing a bloom filtering operation on a plurality of logic block addresses to determine a read and written frequency of each of the logic block addresses; setting a first program/erase (P/E) cycle threshold and a second P/E cycle threshold value, wherein the first P/E cycle threshold value is smaller than the second P/E cycle threshold value; dividing each of physical memory blocks into a first type memory block, a second type memory block or a third type memory block according to the first P/E cycle threshold value and the second P/E cycle threshold value; and, allocating each of the logic block addresses to the first type memory block, the second type memory block or the third type memory block according to the read and written frequency of corresponding logic block addresses.

    Data management method for memory and memory apparatus

    公开(公告)号:US10445008B2

    公开(公告)日:2019-10-15

    申请号:US15705309

    申请日:2017-09-15

    Abstract: A data management method for memory and a memory apparatus are provided. The memory includes a number of memory pages. Each of the memory pages includes multiple memory cells. Each of the memory cells includes a first bit and a second bit. Each of the memory cells has a first logical state, a second logical state, a third logical state, and a fourth logical state. The data management method for memory includes the following steps. A data update command corresponding to a logical address is received. The logical address corresponds to a physical address before receiving the data update command. A sanitizing voltage is applied to a first target memory cell of the memory cells in a target memory page of the memory pages located at the physical address. The logical state of the first target memory cell is changed.

    READ LEVELING METHOD AND MEMORY DEVICE USING THE SAME
    4.
    发明申请
    READ LEVELING METHOD AND MEMORY DEVICE USING THE SAME 有权
    阅读水平方法和使用它的存储器件

    公开(公告)号:US20160155516A1

    公开(公告)日:2016-06-02

    申请号:US14824192

    申请日:2015-08-12

    CPC classification number: G06F12/023 G06F19/00 G06F2212/1032 G11C16/349

    Abstract: A read leveling method for a memory device is provided. The memory device includes a first memory block and at least a second memory block. The read leveling method includes the following steps. Determining whether a block read count of the first memory block is larger than or equal to a first threshold. Detecting a page read count of a page of the first memory block when the block read count of the first memory block is larger than or equal to the first threshold. Determine whether the block read count of the first memory block is larger than or equal to a second threshold. Move data of one of the page of the first memory block to a page of the second memory block when the block read count of the first memory block is larger than or equal to the second threshold.

    Abstract translation: 提供了一种用于存储器件的读取调平方法。 存储器件包括第一存储器块和至少第二存储器块。 读取调平方法包括以下步骤。 确定第一存储块的块读取计数是否大于或等于第一阈值。 当第一存储器块的块读取计数大于或等于第一阈值时,检测第一存储器块的页面的页面读取计数。 确定第一存储块的块读取计数是否大于或等于第二阈值。 当第一存储器块的块读取计数大于或等于第二阈值时,将第一存储器块的页面之一的数据移动到第二存储器块的页面。

    Memory management apparatus and memory management method

    公开(公告)号:US11042308B2

    公开(公告)日:2021-06-22

    申请号:US16742811

    申请日:2020-01-14

    Abstract: A memory management method includes: performing a bloom filtering operation on a plurality of logic block addresses to determine a read and written frequency of each of the logic block addresses; setting a first program/erase (P/E) cycle threshold and a second P/E cycle threshold value, wherein the first P/E cycle threshold value is smaller than the second P/E cycle threshold value; dividing each of physical memory blocks into a first type memory block, a second type memory block or a third type memory block according to the first P/E cycle threshold value and the second P/E cycle threshold value; and, allocating each of the logic block addresses to the first type memory block, the second type memory block or the third type memory block according to the read and written frequency of corresponding logic block addresses.

    Read leveling method and memory device using the same

    公开(公告)号:US09760478B2

    公开(公告)日:2017-09-12

    申请号:US14824192

    申请日:2015-08-12

    CPC classification number: G06F12/023 G06F19/00 G06F2212/1032 G11C16/349

    Abstract: A read leveling method for a memory device is provided. The memory device includes a first memory block and at least a second memory block. The read leveling method includes the following steps. Determining whether a block read count of the first memory block is larger than or equal to a first threshold. Detecting a page read count of a page of the first memory block when the block read count of the first memory block is larger than or equal to the first threshold. Determine whether the block read count of the first memory block is larger than or equal to a second threshold. Move data of one of the page of the first memory block to a page of the second memory block when the block read count of the first memory block is larger than or equal to the second threshold.

    Memory device and programming method of multi-level cell (MLC)

    公开(公告)号:US10748605B2

    公开(公告)日:2020-08-18

    申请号:US16057871

    申请日:2018-08-08

    Abstract: Provided is a programming method for a memory device including a memory array and a controller. The programming method including: controlling programming on a first page of a first word line by the controller; controlling programming on a first page of a second word line by the controller, the second word line being adjacent to the first word line; controlling for performing a first programming operation on a second page of the first word line by the controller; controlling programming on a first page of a third word line by the controller, the third word line being adjacent to the second word line; controlling for performing the first programming operation on a second page of the second word line by the controller; and controlling for performing a second programming operation on the second page of the first word line by the controller.

    DATA MANAGEMENT METHOD FOR MEMORY AND MEMORY APPARATUS

    公开(公告)号:US20190087110A1

    公开(公告)日:2019-03-21

    申请号:US15705309

    申请日:2017-09-15

    Abstract: A data management method for memory and a memory apparatus are provided. The memory includes a number of memory pages. Each of the memory pages includes multiple memory cells. Each of the memory cells includes a first bit and a second bit. Each of the memory cells has a first logical state, a second logical state, a third logical state, and a fourth logical state. The data management method for memory includes the following steps. A data update command corresponding to a logical address is received. The logical address corresponds to a physical address before receiving the data update command. A sanitizing voltage is applied to a first target memory cell of the memory cells in a target memory page of the memory pages located at the physical address. The logical state of the first target memory cell is changed.

Patent Agency Ranking