CORRECTIVE PROGRAM VERIFY OPERATION WITH IMPROVED READ WINDOW BUDGET RETENTION

    公开(公告)号:US20240071530A1

    公开(公告)日:2024-02-29

    申请号:US18233420

    申请日:2023-08-14

    CPC classification number: G11C16/3459 G11C16/08 G11C16/102

    Abstract: A program operation is initiated to program a set of target memory cells of a target wordline of a memory device to a target programming level. During a program verify operation of the program operation, a program verify voltage level is caused to be applied to the target wordline to verify programming of the set of target memory cells. A pass through read voltage level associated with the target wordline is identified. During the program verify operation, a pass through voltage level is caused to be applied to at least one of a first wordline or a second wordline, wherein the pass through read voltage level is the read voltage level reduced by an offset value.

    LOW STRESS REFRESH ERASE IN A MEMORY DEVICE
    5.
    发明公开

    公开(公告)号:US20240062827A1

    公开(公告)日:2024-02-22

    申请号:US18234289

    申请日:2023-08-15

    CPC classification number: G11C16/16 G11C16/3445 G11C16/102 G11C16/26

    Abstract: A memory device can include a memory device coupled with a processing device. The processing device causes a first erase operation to be performed at a block, where the first erase operation causes a pre-program voltage and a first erase voltage having a first magnitude to be applied to the block. The processing device causes an erase detection operation to be performed at the block. The processing device determines that the block fails to satisfy the erase detection operation responsive to causing the erase detection operation to be performed. The processing device further causes a second erase operation to be performed at the block responsive to determining that the block failed the erase detection operation, where the second erase operation causes a second erase voltage having a second magnitude to be applied to the block.

    OUT-OF-ORDER PROGRAMMING OF FIRST WORDLINE IN A PHYSICAL UNIT OF A MEMORY DEVICE

    公开(公告)号:US20230418742A1

    公开(公告)日:2023-12-28

    申请号:US18203223

    申请日:2023-05-30

    CPC classification number: G06F12/0292 G11C16/0483 G11C16/10

    Abstract: A memory device includes a memory array comprising memory cells associated with a plurality of wordlines control logic that is to perform operations including: causing memory cells of a physical unit of the memory array to be programmed starting at a second wordline, which is adjacent to a first wordline of the memory array, and proceeding sequentially through a plurality of sequentially-ordered wordlines of the physical unit, wherein the first wordline is associated with memory cells that are adjacent to one or more select gate (SG) transistors of the memory array, and the sequentially-ordered wordlines are numbered according to a distance away from the one or more SG transistors; and at least one of after the memory cells associated with the second wordline are programmed or after completion of programming the physical unit, causing the memory cells associated with the first wordline to be programmed.

    DYNAMIC ERASE VOLTAGE STEP
    8.
    发明公开

    公开(公告)号:US20240281148A1

    公开(公告)日:2024-08-22

    申请号:US18443584

    申请日:2024-02-16

    CPC classification number: G06F3/0619 G06F3/0659 G06F3/0679

    Abstract: Apparatuses, systems, and methods for determining a dynamic erase voltage step. One example apparatus can include an array of memory cells and a controller coupled to the array of memory cells, wherein the controller is configured to apply a first erase voltage to a first wordline and a second wordline in the array of memory cells to perform an erase operation, apply a first verify voltage to the first wordline to verify the erase operation, apply a second verify voltage greater than the first verify voltage to the second wordline in response to failing to verify the erase operation by applying the first verify voltage to the first wordline, and apply a second erase voltage to the first wordline and the second wordline in response to verifying the erase operation by applying the second verify voltage to the second wordline.

    ADAPTIVE ENHANCED CORRECTIVE READ BASED ON WRITE AND READ TEMPERATURE

    公开(公告)号:US20240241664A1

    公开(公告)日:2024-07-18

    申请号:US18434616

    申请日:2024-02-06

    CPC classification number: G06F3/0655 G06F3/0604 G06F3/0652 G06F3/0679

    Abstract: A system includes a memory device and a processing device, operatively coupled with the memory device, to perform operations including: receiving a request to perform a read operation on a segment of the memory device; determining whether a temperature offset value of the segment satisfies a threshold criterion associated with a program erase cycle count of the segment; and responsive to determining that the temperature offset value satisfies the threshold criterion, performing a corrective read operation on the segment of the memory device, wherein a sense time parameter of the corrective read operation is modified according to the temperature offset value and the program erase cycle count.

Patent Agency Ranking