RESISTOR NETWORK WITH ADAPTIVE RESISTANCE FOR DIGITAL-TO-ANALOG CONVERTER (DAC)

    公开(公告)号:US20230336187A1

    公开(公告)日:2023-10-19

    申请号:US17659531

    申请日:2022-04-18

    CPC classification number: H03M1/785 H03K17/687 H03M1/76

    Abstract: Methods and apparatus for adaptively adjusting a resistance of a resistor network in a digital-to-analog converter (DAC), such as a current-steering DAC for a transmit chain. An example DAC generally includes a plurality of DAC cells. One or more of the DAC cells generally includes a current source and a resistor network. The resistor network includes a plurality of resistive elements, has an adjustable resistance, and is coupled between a power supply rail and the current source. In this manner, the DAC may support a wide range of full-scale currents, while maintaining a higher degeneration voltage and reduced noise and mismatch for a given headroom. For certain aspects, the one or more of the DAC cells further include a plurality of switches (e.g., implemented with PFETs) coupled to one or more of the resistive elements and configured to adjust the resistance of the resistor network.

    LOW POWER AUTO-SCALABLE DIFFERENTIAL PREDRIVER

    公开(公告)号:US20250125792A1

    公开(公告)日:2025-04-17

    申请号:US18485882

    申请日:2023-10-12

    Abstract: A transmitter includes driver slices coupled to its output. Each driver slice includes a first differential predriver that is selectively enabled and disabled by a first switch based on a control code configuration. A second differential predriver provides a first differential buffered data signal to a first group of driver slices when the second differential predriver is enabled. A second switch enables the second differential predriver when the control code is configured to enable the first differential predriver in at least one driver slice in the first group of driver slices. A third differential predriver provides a second differential buffered data signal to a second group of driver slices when the third differential predriver is enabled. A third switch enables the third differential predriver when the control code is configured to enable the first differential predriver in at least one driver slice in the second group of driver slices.

    DIGITAL-TO-ANALOG CONVERTER (DAC) WITH DYNAMIC STACKED CASCODE SWITCHES

    公开(公告)号:US20240429937A1

    公开(公告)日:2024-12-26

    申请号:US18338708

    申请日:2023-06-21

    Abstract: Certain aspects of the present disclosure generally relate to a digital-to-analog converter (DAC) circuit implemented with a dynamic stacked transistor architecture. The DAC circuit generally includes a first current-steering transistor and a second current-steering transistor. The DAC circuit may also include: a first stacked transistor coupled between the first current-steering transistor and a first output of the DAC circuit; a first switch coupled between a gate of the first stacked transistor and a bias voltage node; a second switch coupled between the gate of the first stacked transistor and a voltage rail; a second stacked transistor coupled between the second current-steering transistor and a second output of the DAC circuit; a third switch coupled between a gate of the second stacked transistor and the bias voltage node; and a fourth switch coupled between the gate of the second stacked transistor and the voltage rail.

    CLOCK DRIVER FOR TIME-INTERLEAVED DIGITAL-TO-ANALOG CONVERTER

    公开(公告)号:US20230299757A1

    公开(公告)日:2023-09-21

    申请号:US17654916

    申请日:2022-03-15

    CPC classification number: H03K5/05 H03M1/82

    Abstract: In certain aspects, a method for providing a first drive clock signal and a second drive clock signal to a first sub-digital-to-analog converter (sub-DAC) and a second sub-DAC includes receiving an input clock signal, and dividing the input clock signal to generate a first divided clock signal and a second divided clock signal. The method also includes gating the input clock signal using the first divided clock signal to generate the first drive clock signal, and inputting the first drive clock signal to a clock input of the first sub-DAC. The method further includes gating the input clock signal using the second divided clock signal to generate the second drive clock signal, and inputting the second drive clock signal to a clock input of the second sub-DAC.

    WIDEBAND CURRENT-MODE LOW-PASS FILTER CIRCUITS

    公开(公告)号:US20240204753A1

    公开(公告)日:2024-06-20

    申请号:US18068837

    申请日:2022-12-20

    CPC classification number: H03H11/0461 H03M1/0626 H03M1/66 H04B1/04

    Abstract: Methods and apparatus for filtering a signal using a current-mode filter circuit implementing source degeneration. An example filter circuit generally includes an input node; an output node; a power supply node; a first transistor comprising a drain coupled to the input node; a second transistor comprising a drain coupled to the output node and comprising a gate coupled to a gate of the first transistor; a capacitive element coupled between the drain of the first transistor and the power supply node; a first resistive element coupled between the drain and the gate of the first transistor; a first source degeneration element coupled between a source of the first transistor and the power supply node; and a second source degeneration element coupled between a source of the second transistor and the power supply node.

    COMMON-MODE CURRENT REMOVAL SCHEMES FOR DIGITAL-TO-ANALOG CONVERTERS

    公开(公告)号:US20240014824A1

    公开(公告)日:2024-01-11

    申请号:US17811706

    申请日:2022-07-11

    CPC classification number: H03M1/08

    Abstract: Methods and apparatus for common-mode current removal in a digital-to-analog converter (DAC). An example DAC circuit generally includes a plurality of current-steering cells, a resistor ladder circuit coupled to the plurality of current-steering cells and having a plurality of shunt branches, and an adjustable resistance circuit coupled between middle nodes of the plurality of shunt branches and a reference potential node for the DAC circuit.

Patent Agency Ranking