-
公开(公告)号:US20190237577A1
公开(公告)日:2019-08-01
申请号:US16223839
申请日:2018-12-18
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yasuhiro OKAMOTO , Nobuo MACHIDA , Koichi ARAI , Kenichi HISADA , Yasunori YAMASHITA , Satoshi EGUCHI , Hironobu MIYAMOTO , Atsushi SAKAI , Katsumi EIKYU
IPC: H01L29/78 , H01L29/16 , H01L29/423 , H01L29/36 , H01L29/66 , H01L21/02 , H01L21/04 , H01L29/10 , H01L29/08
CPC classification number: H01L29/7813 , H01L21/02164 , H01L21/02271 , H01L21/02378 , H01L21/02529 , H01L21/02634 , H01L21/0274 , H01L21/0465 , H01L21/0475 , H01L21/049 , H01L29/0696 , H01L29/0865 , H01L29/0882 , H01L29/1095 , H01L29/1608 , H01L29/36 , H01L29/4236 , H01L29/45 , H01L29/4916 , H01L29/66068
Abstract: A drift layer is formed over a semiconductor substrate which is an SiC substrate. The drift layer includes first to third n-type semiconductor layers and a p-type impurity region. Herein, an impurity concentration of the second n-type semiconductor layer is higher than an impurity concentration of the first n-type semiconductor layer and an impurity concentration of the third n-type semiconductor layer. Also, in plan view, the second semiconductor layer located between the p-type impurity regions adjacent to each other overlaps with at least a part of a gate electrode formed in a trench.
-
公开(公告)号:US20190198663A1
公开(公告)日:2019-06-27
申请号:US16192480
申请日:2018-11-15
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Atsushi SAKAI , Katsumi EIKYU , Satoshi EGUCHI , Nobuo MACHIDA , Koichi ARAI , Yasuhiro OKAMOTO , Kenichi HISADA , Yasunori YAMASHITA
IPC: H01L29/78 , H01L29/16 , H01L29/08 , H01L29/423 , H01L29/66
CPC classification number: H01L29/7813 , H01L29/0865 , H01L29/1608 , H01L29/4236 , H01L29/66068 , H01L29/66734
Abstract: To improve characteristics of a semiconductor device. A first p-type semiconductor region having an impurity of a conductivity type opposite from that of a drift layer is arranged in the drift layer below a trench, and a second p-type semiconductor region is further arranged that is spaced at a distance from a region where the trench is formed as seen from above and that has the impurity of the conductivity type opposite from that of the drift layer. The second p-type semiconductor region is configured by a plurality of regions arranged at a space in a Y direction (depth direction in the drawings). Thus, it is possible to reduce the specific on-resistance while maintaining the breakdown voltage of the gate insulating film by providing the first and second p-type semiconductor regions and further by arranging the second p-type semiconductor region spaced by the space.
-
公开(公告)号:US20170373183A1
公开(公告)日:2017-12-28
申请号:US15627333
申请日:2017-06-19
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yasunori YAMASHITA , Koichi ARAI , Kenichi HISADA
IPC: H01L29/78 , H01L21/02 , H01L29/51 , H01L29/45 , H01L21/311 , H01L29/16 , H01L29/10 , H01L29/08 , H01L29/06 , H01L29/66 , H01L29/423
CPC classification number: H01L29/7813 , H01L21/02164 , H01L21/02236 , H01L21/02255 , H01L21/02271 , H01L21/02529 , H01L21/31111 , H01L29/0696 , H01L29/0865 , H01L29/1033 , H01L29/1095 , H01L29/1608 , H01L29/4236 , H01L29/42368 , H01L29/45 , H01L29/513 , H01L29/66068 , H01L29/66734
Abstract: In a semiconductor device, in a gate insulating film which is formed on/over an inner wall of a trench, the film thickness of a part of a gate insulating film formed so as to cover a corner of the trench is made thicker than the film thickness of a part of the gate insulating film part formed on/over a side face of the trench.
-
公开(公告)号:US20240204098A1
公开(公告)日:2024-06-20
申请号:US18592332
申请日:2024-02-29
Applicant: Renesas Electronics Corporation
Inventor: Atsushi SAKAI , Katsumi EIKYU , Satoshi EGUCHI , Nobuo MACHIDA , Koichi ARAI , Yasuhiro OKAMOTO , Kenichi HISADA , Yasunori YAMASHITA
IPC: H01L29/78 , H01L29/08 , H01L29/16 , H01L29/423 , H01L29/66
CPC classification number: H01L29/7813 , H01L29/0865 , H01L29/1608 , H01L29/4236 , H01L29/66068 , H01L29/66734
Abstract: To improve characteristics of a semiconductor device. A first p-type semiconductor region having an impurity of a conductivity type opposite from that of a drift layer is arranged in the drift layer below a trench, and a second p-type semiconductor region is further arranged that is spaced at a distance from a region where the trench is formed as seen from above and that has the impurity of the conductivity type opposite from that of the drift layer. The second p-type semiconductor region is configured by a plurality of regions arranged at a space in a Y direction (depth direction in the drawings). Thus, it is possible to reduce the specific on-resistance while maintaining the breakdown voltage of the gate insulating film by providing the first and second p-type semiconductor regions and further by arranging the second p-type semiconductor region spaced by the space.
-
公开(公告)号:US20240290881A1
公开(公告)日:2024-08-29
申请号:US18638883
申请日:2024-04-18
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yasuhiro OKAMOTO , Nobuo MACHIDA , Koichi ARAI , Kenichi HISADA , Yasunori YAMASHITA , Satoshi EGUCHI , Hironobu MIYAMOTO , Atsushi SAKAI , Katsumi EIKYU
IPC: H01L29/78 , H01L21/02 , H01L21/027 , H01L21/04 , H01L29/06 , H01L29/08 , H01L29/10 , H01L29/16 , H01L29/36 , H01L29/423 , H01L29/45 , H01L29/49 , H01L29/66
CPC classification number: H01L29/7813 , H01L21/02378 , H01L21/02529 , H01L21/02634 , H01L21/0465 , H01L21/0475 , H01L21/049 , H01L29/0865 , H01L29/0882 , H01L29/1095 , H01L29/1608 , H01L29/36 , H01L29/4236 , H01L29/66068 , H01L21/02164 , H01L21/02271 , H01L21/0274 , H01L29/0696 , H01L29/45 , H01L29/4916
Abstract: A drift layer is formed over a semiconductor substrate which is an SiC substrate. The drift layer includes first to third n-type semiconductor layers and a p-type impurity region. Herein, an impurity concentration of the second n-type semiconductor layer is higher than an impurity concentration of the first n-type semiconductor layer and an impurity concentration of the third n-type semiconductor layer. Also, in plan view, the second semiconductor layer located between the p-type impurity regions adjacent to each other overlaps with at least a part of a gate electrode formed in a trench.
-
公开(公告)号:US20240088287A1
公开(公告)日:2024-03-14
申请号:US18347146
申请日:2023-07-05
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Takahiro OHARA , Koichi ARAI , Yasunori YAMASHITA , Hideyuki YASHIMA
CPC classification number: H01L29/7803 , H01L29/401 , H01L29/66712
Abstract: A semiconductor device includes a semiconductor substrate, a first insulating film formed on an upper surface of the semiconductor substrate in an outer peripheral region so as to surround a cell region in plan view, and a resistive element formed on the first insulating film so as to surround the cell region in plan view. A second insulating film having a thickness thinner than that of the first insulating film is formed on the upper surface of the semiconductor substrate in the outer peripheral region. A dummy pattern is formed from a portion over the second insulating film to a portion over the first insulating film so as to cover a step occurring between the second insulating film and the first insulating film.
-
公开(公告)号:US20210217888A1
公开(公告)日:2021-07-15
申请号:US17216136
申请日:2021-03-29
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Atsushi SAKAI , Katsumi EIKYU , Satoshi EGUCHI , Nobuo MACHIDA , Koichi ARAI , Yasuhiro OKAMOTO , Kenichi HISADA , Yasunori YAMASHITA
IPC: H01L29/78 , H01L29/16 , H01L29/66 , H01L29/423 , H01L29/08
Abstract: To improve characteristics of a semiconductor device. A first p-type semiconductor region having an impurity of a conductivity type opposite from that of a drift layer is arranged in the drift layer below a trench, and a second p-type semiconductor region is further arranged that is spaced at a distance from a region where the trench is formed as seen from above and that has the impurity of the conductivity type opposite from that of the drift layer. The second p-type semiconductor region is configured by a plurality of regions arranged at a space in a Y direction (depth direction in the drawings). Thus, it is possible to reduce the specific on-resistance while maintaining the breakdown voltage of the gate insulating film by providing the first and second p-type semiconductor regions and further by arranging the second p-type semiconductor region spaced by the space.
-
公开(公告)号:US20230077367A1
公开(公告)日:2023-03-16
申请号:US18057330
申请日:2022-11-21
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yasuhiro OKAMOTO , Nobuo MACHIDA , Koichi ARAI , Kenichi HISADA , Yasunori YAMASHITA , Satoshi EGUCHI , Hironobu MIYAMOTO , Atsushi SAKAI , Katsumi EIKYU
IPC: H01L29/78 , H01L29/423 , H01L29/36 , H01L29/66 , H01L21/02 , H01L21/04 , H01L29/10 , H01L29/08 , H01L29/16
Abstract: A drift layer is formed over a semiconductor substrate which is an SiC substrate. The drift layer includes first to third n-type semiconductor layers and a p-type impurity region. Herein, an impurity concentration of the second n-type semiconductor layer is higher than an impurity concentration of the first n-type semiconductor layer and an impurity concentration of the third n-type semiconductor layer. Also, in plan view, the second semiconductor layer located between the p-type impurity regions adjacent to each other overlaps with at least a part of a gate electrode formed in a trench.
-
公开(公告)号:US20190027597A1
公开(公告)日:2019-01-24
申请号:US16137279
申请日:2018-09-20
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yasunori YAMASHITA , Koichi ARAI , Kenichi HISADA
IPC: H01L29/78 , H01L29/66 , H01L21/02 , H01L21/311 , H01L29/06 , H01L29/08 , H01L29/10 , H01L29/16 , H01L29/423 , H01L29/45 , H01L29/51
Abstract: In a semiconductor device, in a gate insulating film which is formed on/over an inner wall of a trench, the film thickness of a part of a gate insulating film formed so as to cover a corner of the trench is made thicker than the film thickness of apart of the gate insulating film part formed on/over a side face of the trench.
-
-
-
-
-
-
-
-