SEMICONDUCTOR DEVICE HAVING A TRANSISTOR

    公开(公告)号:US20210217888A1

    公开(公告)日:2021-07-15

    申请号:US17216136

    申请日:2021-03-29

    Abstract: To improve characteristics of a semiconductor device. A first p-type semiconductor region having an impurity of a conductivity type opposite from that of a drift layer is arranged in the drift layer below a trench, and a second p-type semiconductor region is further arranged that is spaced at a distance from a region where the trench is formed as seen from above and that has the impurity of the conductivity type opposite from that of the drift layer. The second p-type semiconductor region is configured by a plurality of regions arranged at a space in a Y direction (depth direction in the drawings). Thus, it is possible to reduce the specific on-resistance while maintaining the breakdown voltage of the gate insulating film by providing the first and second p-type semiconductor regions and further by arranging the second p-type semiconductor region spaced by the space.

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
    7.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20160268369A1

    公开(公告)日:2016-09-15

    申请号:US14968004

    申请日:2015-12-14

    Abstract: A super junction structure having a high aspect ratio is formed. An epitaxial layer is dividedly formed in layers using the trench fill process, and when each of the layers has been formed, trenches are formed in that layer. For example, when a first epitaxial layer has been formed, first trenches are formed in the epitaxial layer. Subsequently, when a second epitaxial layer has been formed, second trenches are formed in the epitaxial layer. Subsequently, when a third epitaxial layer has been formed, third trenches are formed in the third epitaxial layer.

    Abstract translation: 形成具有高纵横比的超结结构。 外延层使用沟槽填充工艺分层地形成,并且当已经形成每个层时,在该层中形成沟槽。 例如,当已经形成第一外延层时,在外延层中形成第一沟槽。 随后,当已经形成第二外延层时,在外延层中形成第二沟槽。 随后,当形成第三外延层时,在第三外延层中形成第三沟槽。

Patent Agency Ranking