-
公开(公告)号:US12165989B2
公开(公告)日:2024-12-10
申请号:US18295192
申请日:2023-04-03
Applicant: Texas Instruments Incorporated
Inventor: Jie Chen , Yiqi Tang , Rajen Murugan , Liang Wan
IPC: H01L23/552 , H01L23/00 , H01L23/498
Abstract: A semiconductor package includes a multilayer package substrate including a first layer including a first dielectric and first metal layer including a first metal trace and a second layer including a second dielectric layer. An integrated circuit (IC) die includes bond pads, with a bottom side of the IC die attached to the first metal trace. Metal pillars are through the second dielectric layer connecting to the first metal trace. A third layer on the second layer includes a third dielectric layer on the second layer extending to a bottom side of the semiconductor package, and a second metal layer including second metal traces including inner second metal traces connected to the bond pads and outer second metal traces over the metal pillars, and filled vias providing externally accessible contact pads that connect the second metal traces to a bottom side of the semiconductor package.
-
公开(公告)号:US20220037280A1
公开(公告)日:2022-02-03
申请号:US16941818
申请日:2020-07-29
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yiqi Tang , Naweed Anjum , Liang Wan , Michael Gerald Amaro
IPC: H01L23/00 , H01L23/58 , H01L23/498 , H01L21/56
Abstract: A semiconductor package includes a first layer including a semiconductor die embedded within a dielectric substrate, and a first set of metal pillars extending through the dielectric substrate, a second layer stacked on the first layer, the second layer including a metal trace patterned on the dielectric substrate of the first layer, a passive component including at least one capacitor or resistor electrically coupled to the metal trace, and a second set of metal pillars extending from the metal trace to an opposing side of the second layer, and a third layer stacked on the second layer, the third layer including at least one inductor electrically coupled to metal pillars of the second set of metal pillars.
-
公开(公告)号:US11901271B2
公开(公告)日:2024-02-13
申请号:US18148627
申请日:2022-12-30
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yiqi Tang , Liang Wan , William Todd Harrison , Manu Joseph Prakuzhy , Rajen Manicon Murugan
IPC: H01L23/495 , H02M3/158 , H01L23/00
CPC classification number: H01L23/49575 , H01L23/49524 , H01L23/49562 , H01L24/32 , H02M3/158 , H01L2224/32245
Abstract: In some examples, a direct current (DC)-DC power converter package comprises a controller, a conductive member, and a first field effect transistor (FET) coupled to the controller and having a first source and a first drain, the first FET coupled to a first portion of the conductive member. The package also comprises a second FET coupled to the controller and having a second source and a second drain, the second FET coupled to a second portion of the conductive member, the first and second portions of the conductive member being non-overlapping in a horizontal plane. The first and second FETs are non-overlapping.
-
公开(公告)号:US20230245982A1
公开(公告)日:2023-08-03
申请号:US18295192
申请日:2023-04-03
Applicant: Texas Instruments Incorporated
Inventor: Jie Chen , Yiqi Tang , Rajen Murugan , Liang Wan
IPC: H01L23/552 , H01L23/498 , H01L23/00
CPC classification number: H01L23/552 , H01L23/49822 , H01L24/32 , H01L24/20 , H01L24/83 , H01L24/19 , H01L2924/1426 , H01L2224/32225 , H01L2224/2101 , H01L2924/3025 , H01L2924/14253 , H01L2924/13091
Abstract: A semiconductor package includes a multilayer package substrate including a first layer including a first dielectric and first metal layer including a first metal trace and a second layer including a second dielectric layer. An integrated circuit (IC) die includes bond pads, with a bottom side of the IC die attached to the first metal trace. Metal pillars are through the second dielectric layer connecting to the first metal trace. A third layer on the second layer includes a third dielectric layer on the second layer extending to a bottom side of the semiconductor package, and a second metal layer including second metal traces including inner second metal traces connected to the bond pads and outer second metal traces over the metal pillars, and filled vias providing externally accessible contact pads that connect the second metal traces to a bottom side of the semiconductor package.
-
公开(公告)号:US20230207509A1
公开(公告)日:2023-06-29
申请号:US18171028
申请日:2023-02-17
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yiqi Tang , Naweed Anjum , Liang Wan , Michael Gerald Amaro
IPC: H01L23/00 , H01L23/58 , H01L23/498 , H01L21/56
CPC classification number: H01L24/24 , H01L21/568 , H01L23/58 , H01L23/49861 , H01L24/82 , H01L24/92 , H01L2224/24195 , H01L2224/24227 , H01L2224/24265 , H01L2224/32227 , H01L2224/82005 , H01L2224/82101 , H01L2224/92244
Abstract: A semiconductor package includes a first layer including a semiconductor die embedded within a dielectric substrate, and a first set of metal pillars extending through the dielectric substrate, a second layer stacked on the first layer, the second layer including a metal trace patterned on the dielectric substrate of the first layer, a passive component including at least one capacitor or resistor electrically coupled to the metal trace, and a second set of metal pillars extending from the metal trace to an opposing side of the second layer, and a third layer stacked on the second layer, the third layer including at least one inductor electrically coupled to metal pillars of the second set of metal pillars.
-
公开(公告)号:US20220384353A1
公开(公告)日:2022-12-01
申请号:US17500086
申请日:2021-10-13
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yiqi Tang , Rajen Manicon Murugan , Liang Wan , Makarand Ramkrishna Kulkarni , Jie Chen , Steven Alfred Kummerl
IPC: H01L23/538 , H01L23/00 , H01L21/48
Abstract: A semiconductor package includes a first layer including a semiconductor die and a shunt embedded within a first dielectric substrate layer, and metal pillars extending therethrough. The semiconductor package further includes a second layer stacked on the first layer, the second layer including a metal trace patterned on the first dielectric substrate layer, and a second dielectric substrate layer over the metal trace. The metal trace electrically connects a first portion of the shunt to a first metal pillar of the metal pillars and electrically connects a second portion of the shunt to a second metal pillar of the metal pillars. The semiconductor package further includes a base layer opposite the second layer relative the first layer, the base layer forming exposed electrical contact pads for the semiconductor package, the electrical contact pads providing electrical connections to the shunt, the metal pillars, and the semiconductor die.
-
公开(公告)号:US11545420B2
公开(公告)日:2023-01-03
申请号:US16787327
申请日:2020-02-11
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yiqi Tang , Liang Wan , William Todd Harrison , Manu Joseph Prakuzhy , Rajen Manicon Murugan
IPC: H01L23/495 , H02M3/158 , H01L23/00
Abstract: In some examples, a direct current (DC)-DC power converter package comprises a controller, a conductive member, and a first field effect transistor (FET) coupled to the controller and having a first source and a first drain, the first FET coupled to a first portion of the conductive member. The package also comprises a second FET coupled to the controller and having a second source and a second drain, the second FET coupled to a second portion of the conductive member, the first and second portions of the conductive member being non-overlapping in a horizontal plane. The first and second FETs are non-overlapping.
-
公开(公告)号:US20220285293A1
公开(公告)日:2022-09-08
申请号:US17752037
申请日:2022-05-24
Applicant: Texas Instruments Incorporated
Inventor: Vivek Swaminathan Sridharan , Yiqi Tang , Christopher Daniel Manack , Rajen Manicon Murugan , Liang Wan , Hiep Xuan Nguyen
IPC: H01L23/60 , H01L23/495 , H01L23/00 , H01L33/00 , H01L33/62
Abstract: A system in a package (SIP) includes carrier layer regions that have a dielectric material with a metal post therethrough, where adjacent carrier layer regions define a gap. A driver IC die is positioned in the gap having nodes connected to bond pads exposed by openings in a top side of a first passivation layer, with the bond pads facing up. A dielectric layer is on the first passivation layer and carrier layer region that includes filled through vias coupled to the bond pads and to the metal post. A light blocking layer is on sidewalls and a bottom of the substrate. A first device includes a light emitter that has first bondable features. The light blocking layer can block at least 90% of incident light. The first bondable features are flipchip mounted to a first portion of the bond pads.
-
公开(公告)号:US11978709B2
公开(公告)日:2024-05-07
申请号:US17752037
申请日:2022-05-24
Applicant: Texas Instruments Incorporated
Inventor: Vivek Swaminathan Sridharan , Yiqi Tang , Christopher Daniel Manack , Rajen Manicon Murugan , Liang Wan , Hiep Xuan Nguyen
IPC: H01L23/60 , H01L23/00 , H01L23/495 , H01L33/00 , H01L33/62 , H01L21/683 , H01L25/16
CPC classification number: H01L23/60 , H01L23/49503 , H01L23/4952 , H01L23/49575 , H01L24/28 , H01L24/82 , H01L33/005 , H01L33/62 , H01L21/6835 , H01L24/24 , H01L24/25 , H01L25/167 , H01L2933/005 , H01L2933/0066
Abstract: A system in a package (SIP) includes carrier layer regions that have a dielectric material with a metal post therethrough, where adjacent carrier layer regions define a gap. A driver IC die is positioned in the gap having nodes connected to bond pads exposed by openings in a top side of a first passivation layer, with the bond pads facing up. A dielectric layer is on the first passivation layer and carrier layer region that includes filled through vias coupled to the bond pads and to the metal post. A light blocking layer is on sidewalls and a bottom of the substrate. A first device includes a light emitter that has first bondable features. The light blocking layer can block at least 90% of incident light. The first bondable features are flipchip mounted to a first portion of the bond pads.
-
公开(公告)号:US11587899B2
公开(公告)日:2023-02-21
申请号:US16941818
申请日:2020-07-29
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yiqi Tang , Naweed Anjum , Liang Wan , Michael Gerald Amaro
Abstract: A semiconductor package includes a first layer including a semiconductor die embedded within a dielectric substrate, and a first set of metal pillars extending through the dielectric substrate, a second layer stacked on the first layer, the second layer including a metal trace patterned on the dielectric substrate of the first layer, a passive component including at least one capacitor or resistor electrically coupled to the metal trace, and a second set of metal pillars extending from the metal trace to an opposing side of the second layer, and a third layer stacked on the second layer, the third layer including at least one inductor electrically coupled to metal pillars of the second set of metal pillars.
-
-
-
-
-
-
-
-
-