WAFER LEVEL PACKAGING METHOD
    1.
    发明申请

    公开(公告)号:US20180323227A1

    公开(公告)日:2018-11-08

    申请号:US15586102

    申请日:2017-05-03

    Abstract: A wafer level packaging method includes the following steps. A first wafer is bonded over a second wafer. A first grinding process on the first wafer is performed, to remove an upper chamfered edge of the first wafer and reduce a thickness of the first wafer. A trimming process is performed on the first wafer, to remove a lower chamfered edge of the first wafer to form a trimmed first wafer. A second grinding process is performed on the trimmed first wafer, to reduce a thickness of the trimmed first wafer.

    COMPLEMENTARY METAL OXIDE SEMICONDUCTOR IMAGE SENSOR DEVICE AND METHOD OF FORMING THE SAME
    2.
    发明申请
    COMPLEMENTARY METAL OXIDE SEMICONDUCTOR IMAGE SENSOR DEVICE AND METHOD OF FORMING THE SAME 审中-公开
    补充金属氧化物半导体图像传感器装置及其形成方法

    公开(公告)号:US20160204158A1

    公开(公告)日:2016-07-14

    申请号:US14595167

    申请日:2015-01-12

    Abstract: The present invention relates to a CMOS image sensor device and a method of forming the same. The CMOS image sensor device includes a substrate, a deep trench isolation (DTI), a photodiode, an electrode and an interface region. The DTI and the photodiode are both disposed in the substrate. The electrode is disposed on the DTI. The interface region is formed adjacent to the DTI.

    Abstract translation: 本发明涉及CMOS图像传感器装置及其形成方法。 CMOS图像传感器装置包括衬底,深沟槽隔离(DTI),光电二极管,电极和界面区域。 DTI和光电二极管均设置在基板中。 电极设在DTI上。 界面区域与DTI相邻形成。

    Wafer level packaging method
    3.
    发明授权

    公开(公告)号:US10580823B2

    公开(公告)日:2020-03-03

    申请号:US15586102

    申请日:2017-05-03

    Abstract: A wafer level packaging method includes the following steps. A first wafer is bonded over a second wafer. A first grinding process on the first wafer is performed, to remove an upper chamfered edge of the first wafer and reduce a thickness of the first wafer. A trimming process is performed on the first wafer, to remove a lower chamfered edge of the first wafer to form a trimmed first wafer. A second grinding process is performed on the trimmed first wafer, to reduce a thickness of the trimmed first wafer.

    STACKED SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME

    公开(公告)号:US20190181119A1

    公开(公告)日:2019-06-13

    申请号:US15834519

    申请日:2017-12-07

    Abstract: A stacked semiconductor device is provided, including a first semiconductor structure, a second semiconductor structure and a bonding structure disposed between the first and second semiconductor structures. The first semiconductor structure and the second semiconductor structure include first conductive pillars and second conductive pillars, respectively. The first semiconductor structure is stacked above the second semiconductor structure. The bonding structure contacts the first conductive pillars and the second conductive pillars, wherein the bonding structure comprises conductive paths for electrically connecting the first conductive pillars and the second conductive pillars.

Patent Agency Ranking