WAFER LEVEL PACKAGING METHOD
    1.
    发明申请

    公开(公告)号:US20180323227A1

    公开(公告)日:2018-11-08

    申请号:US15586102

    申请日:2017-05-03

    Abstract: A wafer level packaging method includes the following steps. A first wafer is bonded over a second wafer. A first grinding process on the first wafer is performed, to remove an upper chamfered edge of the first wafer and reduce a thickness of the first wafer. A trimming process is performed on the first wafer, to remove a lower chamfered edge of the first wafer to form a trimmed first wafer. A second grinding process is performed on the trimmed first wafer, to reduce a thickness of the trimmed first wafer.

    SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF

    公开(公告)号:US20220415926A1

    公开(公告)日:2022-12-29

    申请号:US17383283

    申请日:2021-07-22

    Abstract: Provided are a semiconductor structure and a manufacturing method thereof. The semiconductor structure includes a carrier substrate, a trap-rich layer, a dielectric layer, an interconnect structure, a device structure layer and a circuit structure. The trap-rich layer is disposed on the carrier substrate. The dielectric layer is disposed on the trap-rich layer. The interconnect structure is disposed on the dielectric layer. The device structure layer is disposed on the interconnect structure and electrically connected to the interconnect structure. The circuit structure is disposed on the device structure layer and electrically connected to the device structure layer.

    Wafer level packaging method
    4.
    发明授权

    公开(公告)号:US10580823B2

    公开(公告)日:2020-03-03

    申请号:US15586102

    申请日:2017-05-03

    Abstract: A wafer level packaging method includes the following steps. A first wafer is bonded over a second wafer. A first grinding process on the first wafer is performed, to remove an upper chamfered edge of the first wafer and reduce a thickness of the first wafer. A trimming process is performed on the first wafer, to remove a lower chamfered edge of the first wafer to form a trimmed first wafer. A second grinding process is performed on the trimmed first wafer, to reduce a thickness of the trimmed first wafer.

    Method of manufacturing semiconductor device for reducing grain size of polysilicon

    公开(公告)号:US09852912B1

    公开(公告)日:2017-12-26

    申请号:US15270638

    申请日:2016-09-20

    CPC classification number: H01L21/28273

    Abstract: A method of manufacturing a semiconductor device includes providing a silicon substrate with multiple layers formed on a front side and a backside, wherein at least a dielectric layer is formed on the backside of the silicon substrate; defining isolation regions and active regions at the front side of the silicon substrate, wherein the active regions are separated by the isolation regions; treating the multiple layers formed at the front side and the backside of the silicon substrate, so as to remain the dielectric layer as an outermost layer exposed at the backside of the silicon substrate; and depositing a polysilicon layer on the isolation regions and the active regions at the front side of the silicon substrate.

    Chips bonding auxiliary structure

    公开(公告)号:US12266578B2

    公开(公告)日:2025-04-01

    申请号:US17892326

    申请日:2022-08-22

    Abstract: A chips bonding auxiliary structure includes a first chip, an auxiliary pattern and a second chip. The first chip has a first surface. The auxiliary pattern is form on the first surface. The second chip has a second surface bonding to the first surface to form at least one gap space surrounding the auxiliary pattern.

    SEMICONDUCTOR STRUCTURE
    7.
    发明公开

    公开(公告)号:US20230154926A1

    公开(公告)日:2023-05-18

    申请号:US18152781

    申请日:2023-01-11

    CPC classification number: H01L27/1203 H01L21/84 H01L21/76256 H01L21/02274

    Abstract: Provided are a semiconductor structure and a manufacturing method thereof. The semiconductor structure includes a carrier substrate, a trap-rich layer, a dielectric layer, an interconnect structure, a device structure layer and a circuit structure. The trap-rich layer is disposed on the carrier substrate. The dielectric layer is disposed on the trap-rich layer. The interconnect structure is disposed on the dielectric layer. The device structure layer is disposed on the interconnect structure and electrically connected to the interconnect structure. The circuit structure is disposed on the device structure layer and electrically connected to the device structure layer.

    SEMICONDUCTOR PROCESSING METHOD
    9.
    发明申请
    SEMICONDUCTOR PROCESSING METHOD 审中-公开
    半导体处理方法

    公开(公告)号:US20140342473A1

    公开(公告)日:2014-11-20

    申请号:US13894031

    申请日:2013-05-14

    CPC classification number: H01L21/324 H01L21/28185 H01L21/28202 H01L22/14

    Abstract: A method for detecting metal contamination from a film-forming process causing interface traps is described. The film-forming process is performed to form a dielectric film on a wafer. An annealing treatment is performed to reduce the interface traps between the wafer and the dielectric film. Thereafter, the bulk recombination lifetime (BRLT) of the wafer is measured to estimate the amount of the metal contamination.

    Abstract translation: 描述了一种从成膜过程引起界面陷阱中检测金属污染的方法。 进行成膜处理以在晶片上形成电介质膜。 进行退火处理以减少晶片和电介质膜之间的界面陷阱。 此后,测量晶片的体积复合寿命(BRLT)以估计金属污染的量。

    Semiconductor structure and manufacturing method thereof

    公开(公告)号:US11605648B2

    公开(公告)日:2023-03-14

    申请号:US17383283

    申请日:2021-07-22

    Abstract: Provided are a semiconductor structure and a manufacturing method thereof. The semiconductor structure includes a carrier substrate, a trap-rich layer, a dielectric layer, an interconnect structure, a device structure layer and a circuit structure. The trap-rich layer is disposed on the carrier substrate. The dielectric layer is disposed on the trap-rich layer. The interconnect structure is disposed on the dielectric layer. The device structure layer is disposed on the interconnect structure and electrically connected to the interconnect structure. The circuit structure is disposed on the device structure layer and electrically connected to the device structure layer.

Patent Agency Ranking