-
公开(公告)号:US10949586B1
公开(公告)日:2021-03-16
申请号:US16918228
申请日:2020-07-01
Applicant: Xilinx, Inc.
Inventor: Jaipal R. Nareddy , Suman Kumar Timmireddy , Rahul Gupta
IPC: G06F30/327 , G06F30/394 , G06F115/02
Abstract: Approaches for post-synthesis insertion of debug cores include a programmed processor inputting data that identify signals of a synthesized circuit design to be probed and determining whether or not debug cores and interfaces needed to probe the signals are absent from the circuit design. The programmed processor creates, in response to determining that the debug cores and interfaces are absent, the debug cores and interfaces in the circuit design. The programmed processor couples the debug cores and interfaces to the signals in the circuit design and synthesizes the debug cores and interfaces created in the circuit design to create a modified circuit design. The method includes generating a circuit definition from the modified circuit design by the programmed processor, and implementing a circuit that operates according to the circuit definition.
-
公开(公告)号:US09864828B1
公开(公告)日:2018-01-09
申请号:US14857634
申请日:2015-09-17
Applicant: Xilinx, Inc.
Inventor: Susheel Kumar Puthana , Stephen P. Rozum , Sudipto Chakraborty , David A. Knol , Yong Li , Fernando J. Martinez Vallina , Sonal Santan , Nabeel Shirazi , Salil R. Raje , Ethan T. Parker , Suman Kumar Timmireddy , Heera Nand
IPC: G06F17/50
CPC classification number: G06F17/5077 , G06F17/5072
Abstract: Implementing hardware accelerators using programmable integrated circuits may include performing, using a processor, a design flow on a static circuit design. The static circuit design may specify a region reserved for a hardware accelerator and a static region comprising interface circuitry configured to couple the hardware accelerator with an external node. The design flow may generate an implemented static circuit design. Metadata describing the interface circuitry may be generated using a processor. A device support archive including the implemented static circuit design and the metadata may be written, using the processor, to a computer readable storage medium.
-
3.
公开(公告)号:US09465903B1
公开(公告)日:2016-10-11
申请号:US14546684
申请日:2014-11-18
Applicant: Xilinx, Inc.
Inventor: Suman Kumar Timmireddy , Heera Nand , Awdhesh Kumar Sahu , Brendan M. O'Higgins , David A. Knol , Siddharth Rele
IPC: G06F17/50 , G06F19/00 , H03K19/177 , G06F21/12 , G06F15/78
CPC classification number: G06F17/5054 , G06F15/7867 , G06F17/50 , G06F17/5022 , G06F21/125 , H03K19/17728 , H03K19/17748
Abstract: A method of implementing a circuit design in a circuit design tool for configuration in a programmable integrated circuit (IC) connected to components on a circuit board is described. The method includes processing a first file associated with the circuit board to obtain descriptions of circuit board interfaces of the components on the circuit board; displaying a graphic user interface (GUI) of the circuit design tool to connect a circuit board interface described in the first file with a circuit design interface in the circuit design; generating physical constraints on the circuit design interface with respect to input/outputs of the programmable IC described as being connected to the selected circuit board interface; and generating a bitstream to configure the programmable IC. The bitstream includes a physical implementation of the circuit design satisfying the physical constraints.
Abstract translation: 描述了在用于配置在与电路板上的部件连接的可编程集成电路(IC)中的电路设计工具中实现电路设计的方法。 该方法包括处理与电路板相关联的第一文件以获得电路板上组件的电路板接口的描述; 显示所述电路设计工具的图形用户界面(GUI),以将所述第一文件中描述的电路板接口与所述电路设计中的电路设计接口连接; 相对于被描述为连接到所选择的电路板接口的可编程IC的输入/输出,在电路设计接口上产生物理约束; 以及生成比特流以配置可编程IC。 比特流包括满足物理约束的电路设计的物理实现。
-
公开(公告)号:US12254253B2
公开(公告)日:2025-03-18
申请号:US17520087
申请日:2021-11-05
Applicant: Xilinx, Inc.
Inventor: Suman Kumar Timmireddy , Jaipal Reddy Nareddy , Rahul Kunwar , Adithya Balaji Boda
IPC: G06F30/31 , G06Q50/18 , G06F115/08
Abstract: Resource estimation for implementing circuit designs in an integrated circuit (IC) can include detecting, using computer hardware, a plurality of Intellectual Property (IP) cores within a circuit design, extracting, using the computer hardware and from the circuit design, parameterizations for the plurality of IP cores as used in the circuit design, and selecting, using the computer hardware, a machine learning (ML) model corresponding to each IP core, wherein each selected ML model is specific to the corresponding IP core. Each selected ML model can be provided input specifying a target IC for the circuit design and the parameterization for the corresponding IP core. An estimate of resource usage for the circuit design can be generated by executing the selected ML models. The resource usage specifies an amount of resources of the target IC needed to implement the circuit design in the target IC.
-
公开(公告)号:US11886789B1
公开(公告)日:2024-01-30
申请号:US17369192
申请日:2021-07-07
Applicant: Xilinx, Inc.
Inventor: Ayush Khemka , Srinivas Beeravolu , Kalyani Tummala , Jaipal Reddy Nareddy , Adithya Balaji Boda , Suman Kumar Timmireddy
IPC: G06F30/392 , G06F30/398 , G06F111/20
CPC classification number: G06F30/392 , G06F30/398 , G06F2111/20
Abstract: Circuit design development using block design containers can include opening, within a development environment generated by an Electronic Design Automation (EDA) system, a top-level block design specifying a circuit design and inserting, within the top-level block design using the EDA system, a block design container. The block design container specifies a source block design used as a sub-design within the top-level block design.
-
公开(公告)号:US20230144285A1
公开(公告)日:2023-05-11
申请号:US17520087
申请日:2021-11-05
Applicant: Xilinx, Inc.
Inventor: Suman Kumar Timmireddy , Jaipal Reddy Nareddy , Rahul Kunwar , Adithya Balaji Boda
CPC classification number: G06F30/31 , G06Q50/184 , G06F2115/08
Abstract: Resource estimation for implementing circuit designs in an integrated circuit (IC) can include detecting, using computer hardware, a plurality of Intellectual Property (IP) cores within a circuit design, extracting, using the computer hardware and from the circuit design, parameterizations for the plurality of IP cores as used in the circuit design, and selecting, using the computer hardware, a machine learning (ML) model corresponding to each IP core, wherein each selected ML model is specific to the corresponding IP core. Each selected ML model can be provided input specifying a target IC for the circuit design and the parameterization for the corresponding IP core. An estimate of resource usage for the circuit design can be generated by executing the selected ML models. The resource usage specifies an amount of resources of the target IC needed to implement the circuit design in the target IC.
-
公开(公告)号:US10713403B1
公开(公告)日:2020-07-14
申请号:US16374494
申请日:2019-04-03
Applicant: Xilinx, Inc.
Inventor: Shreegopal S. Agrawal , Jaipal R. Nareddy , Suman Kumar Timmireddy , Benjamin D. Curry , Siddharth Rele , Sozon Panou
IPC: G06F30/30 , G06F30/20 , G06F30/31 , G06F30/327 , G06F30/323
Abstract: Apparatus and associated methods relate to controlling synthesis of an electronic design by tagging an intellectual property (IP) parameter such that changes to the tagged design parameter do not result in the entire electronic design being re-synthesized. In an illustrative example, a circuit may contain a number of hard blocks, which may be configured using an HDL design tool. Whenever an IP parameter of an HDL design is updated, place and route may go out of date, which may require the entire design to be re-synthesized. By tagging certain IP parameters with at least one tag, changes or alterations to these tagged IP parameters will not cause synthesis to occur (for output products associated with the at least one tag). Avoiding re-synthesis may save significant time for designers by performing re-synthesis only when necessary.
-
-
-
-
-
-