Vertical Field-Effect Transistor having a Dielectric Spacer between a Gate Electrode Edge and a Self-Aligned Source/Drain Contact

    公开(公告)号:US20190027586A1

    公开(公告)日:2019-01-24

    申请号:US15654165

    申请日:2017-07-19

    Abstract: Structures for a vertical-transport field-effect transistor and methods for forming a structure for a vertical-transport field-effect transistor. A semiconductor fin is formed on a source/drain region. A gate stack is deposited that coats the semiconductor fin and a contact landing area of the source/drain region adjacent to the semiconductor fin. The gate stack is patterned to remove the gate stack from the contact landing area and to form a gate electrode having a section adjacent to the contact landing area. The section of the gate electrode is laterally recessed to form a cavity, and a dielectric spacer is formed in the cavity.

    Memory cell with recessed source/drain contacts to reduce capacitance

    公开(公告)号:US10170377B1

    公开(公告)日:2019-01-01

    申请号:US15709704

    申请日:2017-09-20

    Abstract: A method includes forming a device above an active region defined in a semiconducting substrate. The device includes a plurality of gate structures, a spacer formed adjacent each of the plurality of gate structures, and conductive source/drain contact structures positioned adjacent each of the plurality of gate structures and separated from the associated gate structure by the spacer. A first portion of the conductive source/drain contact structures of a subset of the plurality of gate structures is recessed at a first axial position along a selected gate structure of the plurality of gate structures to define a cavity. A selected source/drain contact structure is not recessed. A first dielectric layer is formed in the cavity. A conductive line contacting the selected source/drain contact structure in the first axial position is formed.

    Method of forming gate-all-around (GAA) FinFET and GAA FinFET formed thereby

    公开(公告)号:US10164041B1

    公开(公告)日:2018-12-25

    申请号:US15790216

    申请日:2017-10-23

    Abstract: A method of forming a GAA FinFET, including: forming a fin on a substrate, the substrate having a STI layer formed thereon and around a portion of a FIN-bottom portion of the fin, the fin having a dummy gate formed thereover, the dummy gate having a gate sidewall spacer on sidewalls thereof; forming a FIN-void and an under-FIN cavity in the STI layer; forming first spacers by filling the under-FIN cavity and FIN-void with a first fill; removing the dummy gate, thereby exposing both FIN-bottom and FIN-top portions of the fin underneath the gate; creating an open area underneath the exposed FIN-top by removing the exposed FIN-bottom; and forming a second spacer by filling the open area with a second fill; wherein a distance separates a top-most surface of the second spacer from a bottom-most surface of the FIN-top portion. A GAA FinFET formed by the method is also disclosed.

    METHODS OF FORMING AN AIR GAP ADJACENT A GATE STRUCTURE OF A FINFET DEVICE AND THE RESULTING DEVICES

    公开(公告)号:US20180366553A1

    公开(公告)日:2018-12-20

    申请号:US15624332

    申请日:2017-06-15

    Abstract: A method that includes forming an isolation material adjacent a fin, forming a sidewall spacer around a portion of the fin and above the isolation material and forming first and second conductive source/drain contact structures adjacent the sidewall spacer, wherein each of the first and second conductive source/drain contact structures has a side surface positioned proximate the sidewall spacer. In this example, the method further includes, after forming the source/drain contact structures, removing at least a portion of the sidewall spacer and forming a gate cap that is positioned above a final gate structure for the device, wherein the gate cap contacts the source/drain contact structures, and wherein an air gap is formed at least on opposite sides of the final gate structure above an active region of the device.

    Method, apparatus and system for improved performance using tall fins in finFET devices

    公开(公告)号:US10115807B2

    公开(公告)日:2018-10-30

    申请号:US15343821

    申请日:2016-11-04

    Abstract: At least one method, apparatus and system disclosed herein fin field effect transistor (finFET) comprising a tall fin having a plurality of epitaxial regions. A first fin of a transistor is formed. The first fin comprising a first portion comprising silicon, a second portion comprising silicon germanium and a third portion comprising silicon. A gate structure above the third portion is formed. An etching process is performed for removing the silicon germanium of the second portion that is not below the gate structure. A first epitaxy region is formed above the first portion. A second epitaxy region is formed vertically aligned with the first epitaxy region and above the silicon germanium of the second portion that is below the gate structure.

    Buried contact structures for a vertical field-effect transistor

    公开(公告)号:US10109714B2

    公开(公告)日:2018-10-23

    申请号:US15694109

    申请日:2017-09-01

    Abstract: Structures including a vertical field-effect transistor and fabrication methods for a structure including a vertical field-effect transistor. A vertical field-effect transistor includes a source/drain region located in a section of a semiconductor layer, a first semiconductor fin projecting from the source/drain region, a second semiconductor fin projecting from the source/drain region, and a gate electrode on the section of the semiconductor layer and coupled with the first semiconductor fin and with the second semiconductor fin. The structure further includes a contact located in a trench defined in the section of the semiconductor layer between the first semiconductor fin and the second semiconductor fin. The contact is coupled with the source/drain region of the vertical field-effect transistor.

    Cross couple structure for vertical transistors

    公开(公告)号:US10109637B1

    公开(公告)日:2018-10-23

    申请号:US15856205

    申请日:2017-12-28

    Abstract: The disclosure provides integrated circuit (IC) structure including: a substrate; a shallow trench isolation (STI) positioned between the first and second regions of the substrate; a first transistor with a channel region is positioned on the first region of the substrate, and spacer positioned on the first region of the substrate and the STI; and a gate metal positioned on the spacer. The gate metal includes a gate contact region positioned over the first source/drain region of the substrate, and surrounding the channel region. Across-couple region extends laterally from the gate contact region to the source/drain region of a second transistor formed on the second region of the substrate.

Patent Agency Ranking