Electrically controlled optical fuse and method of fabrication
    11.
    发明授权
    Electrically controlled optical fuse and method of fabrication 有权
    电控光熔丝及其制造方法

    公开(公告)号:US09417501B2

    公开(公告)日:2016-08-16

    申请号:US14529243

    申请日:2014-10-31

    CPC classification number: G02F1/17 G02B6/10 G02B26/02 H01L31/18

    Abstract: Embodiments of the present invention provide an electrically controlled optical fuse. The optical fuse is activated electronically instead of by the light source itself. An applied voltage causes the fuse temperature to rise, which induces a transformation of a phase changing material from transparent to opaque. A gettering layer absorbs excess atoms released during the transformation.

    Abstract translation: 本发明的实施例提供一种电控光熔丝。 光学保险丝以电子方式激活而不是由光源本身激活。 施加的电压导致熔丝温度升高,这导致相变材料从透明变为不透明。 吸收层吸收在转化期间释放的多余原子。

    FinFET with crystalline insulator
    13.
    发明授权
    FinFET with crystalline insulator 有权
    FinFET结晶绝缘体

    公开(公告)号:US09257536B2

    公开(公告)日:2016-02-09

    申请号:US13867247

    申请日:2013-04-22

    CPC classification number: H01L29/66795

    Abstract: FinFET structures and methods of formation are disclosed. Fins are formed on a bulk substrate. A crystalline insulator layer is formed on the bulk substrate with the fins sticking out of the epitaxial oxide layer. A gate is formed around the fins protruding from the crystalline insulator layer. An epitaxially grown semiconductor region is formed in the source drain region by merging the fins on the crystalline insulator layer to form a fin merging region.

    Abstract translation: 公开了FinFET结构和形成方法。 翅片形成在块状基底上。 在散装衬底上形成结晶绝缘体层,翅片从外延氧化物层伸出。 在从结晶绝缘体层突出的翅片周围形成栅极。 通过将结晶绝缘体层上的翅片合并形成翅片合并区域,在源漏区域中形成外延生长的半导体区域。

    Structure and method to modulate threshold voltage for high-K metal gate field effect transistors (FETs)
    14.
    发明授权
    Structure and method to modulate threshold voltage for high-K metal gate field effect transistors (FETs) 有权
    用于调制高K金属栅场效应晶体管(FET)的阈值电压的结构和方法

    公开(公告)号:US09214397B2

    公开(公告)日:2015-12-15

    申请号:US13788689

    申请日:2013-03-07

    CPC classification number: H01L21/823835 H01L21/823842

    Abstract: A method for forming an electrical device that includes forming a high-k gate dielectric layer over a semiconductor substrate that is patterned to separate a first portion of the high-k gate dielectric layer that is present on a first conductivity device region from a second portion of the high-k gate dielectric layer that is present on a second conductivity device region. A connecting gate conductor is formed on the first portion and the second portion of the high-k gate dielectric layer. The connecting gate conductor extends from the first conductivity device region over the isolation region to the second conductivity device region. One of the first conductivity device region and the second conductivity device region may then be exposed to an oxygen containing atmosphere. Exposure with the oxygen containing atmosphere modifies a threshold voltage of the semiconductor device that is exposed.

    Abstract translation: 一种用于形成电气装置的方法,包括在半导体衬底上形成高k栅介质层,该半导体衬底被图案化以将存在于第一导电器件区域上的高k栅介质层的第一部分与第二部分分离 存在于第二导电装置区域上的高k栅介质层。 连接栅极导体形成在高k栅介质层的第一部分和第二部分上。 连接栅极导体从隔离区域上的第一导电器件区域延伸到第二导电器件区域。 然后可以将第一导电器件区域和第二导电器件区域中的一个暴露于含氧气氛中。 用含氧气氛曝光改变暴露的半导体器件的阈值电压。

Patent Agency Ranking