Hose reel
    21.
    发明授权
    Hose reel 失效
    软管卷轴

    公开(公告)号:US06789564B1

    公开(公告)日:2004-09-14

    申请号:US10426634

    申请日:2003-05-01

    Applicant: Chung-Cheng Wu

    Inventor: Chung-Cheng Wu

    Abstract: A hose reel includes a reel and a movable curve tube disposed on the center of a tabular rack. A cover is fixed on a lateral side of the rack while a crank is positioned on the other lateral side. A multi-path hose connects to a movable curve tube by a coupling for being wound on the reel through the crank. Thus the hose is pulled out at the desired length for easy use and ideal storage

    Abstract translation: 软管卷轴包括设置在平板状架的中心的卷轴和可动曲线管。 盖子固定在齿条的侧面上,而曲柄位于另一侧面。 多通道软管通过联接器连接到可动弯管,用于通过曲柄缠绕在卷轴上。 因此,软管以期望的长度拉出以便于使用和理想的储存

    Biasing an integrated circuit well with a transistor electrode
    22.
    发明授权
    Biasing an integrated circuit well with a transistor electrode 失效
    利用晶体管电极对集成电路进行良好的偏置

    公开(公告)号:US6133597A

    公开(公告)日:2000-10-17

    申请号:US900560

    申请日:1997-07-25

    CPC classification number: H01L27/10894 H01L21/761 H01L21/76202 H01L27/10897

    Abstract: Dynamic Random Access Memory (DRAM) cells are formed in a P well formed in a biased deep N well (DNW). PMOS transistors are formed in N wells. The NMOS channels stop implant mask is modified not to be a reverse of the N well mask in order to block the channels stop implant from an N+ contact region used for DNW biasing. In DRAMs and other integrated circuits, a minimal spacing requirement between a well of an integrated circuit on the one hand and adjacent circuitry on the other hand is eliminated by laying out the adjacent circuitry so that the well is located adjacent to a transistor having an electrode connected to the same voltage as the voltage that biases the well. For example, in DRAMs, the minimal spacing requirement between the DNW and the read/write circuitry is eliminated by locating the DNW next to a transistor precharging the bit lines before memory accesses. One electrode of the transistor is connected to a precharge voltage. This electrode overlaps the DNW which is biased to the same precharge voltage. This electrode provides the DNW N+ contact region.

    Abstract translation: 动态随机存取存储器(DRAM)单元形成在偏置深N阱(DNW)中形成的P阱中。 在N个阱中形成PMOS晶体管。 NMOS通道停止注入掩模被修改为不是N阱掩模的反向,以阻止通道从用于DNW偏置的N +接触区域停止注入。 在DRAM和其他集成电路中,通过布置相邻电路来消除一方面集成电路的阱与另一方面的相邻电路之间的最小间隔要求,使得阱位于与具有电极的晶体管相邻的位置 连接到与电压偏压相同的电压。 例如,在DRAM中,通过将存储器访问之前的位线预先充电的晶体管旁边的DNW定位在DNW和读/写电路之间的最小间隔要求被消除。 晶体管的一个电极连接到预充电电压。 该电极与被偏置到相同预充电电压的DNW重叠。 该电极提供DNW N +接触区域。

    Single polysilicon neuron MOSFET
    23.
    发明授权
    Single polysilicon neuron MOSFET 失效
    单多晶硅神经元MOSFET

    公开(公告)号:US5895945A

    公开(公告)日:1999-04-20

    申请号:US791596

    申请日:1997-01-31

    CPC classification number: H01L27/11521 H01L27/11558

    Abstract: A MOSFET device with a substrate covered with dielectric material with the device including a plurality of buried conductors capacitively coupled to a polysilicon electrode, made by the steps comprisingforming between regions containing MOSFET devices a region with a plurality of bit lines in the substrate by ion implantation through the gate oxide into the substrate in a predetermined pattern and,forming a polysilicon electrode on the dielectric material crossing over the bit lines.

    Abstract translation: 一种具有被绝缘材料覆盖的衬底的MOSFET器件,该器件包括电容耦合到多晶硅电极的多个掩埋导体,所述多个掩埋导体通过以下步骤形成,所述步骤包括:在包含MOSFET器件的区域之间形成具有衬底中的多个位线的区域, 以预定图案将栅极氧化物注入到衬底中,并且在穿过位线的电介质材料上形成多晶硅电极。

    Silicided gates for CMOS devices
    29.
    发明申请
    Silicided gates for CMOS devices 审中-公开
    CMOS器件硅化栅

    公开(公告)号:US20070224808A1

    公开(公告)日:2007-09-27

    申请号:US11387614

    申请日:2006-03-23

    CPC classification number: H01L29/665 H01L21/31111 H01L29/6653

    Abstract: A silicided gate for CMOS transistors and a method of manufacture is provided. A gate electrode is formed on a substrate. A first dielectric layer is formed over the gate electrode and the substrate, and a second dielectric layer is formed over the first dielectric layer. The second dielectric layer is etched to form spacers adjacent the gate electrode. A treatment is performed on the first dielectric layer over the gate electrode, wherein the treatment increases the effective etch rate of the first dielectric layer as compared to untreated portions of the first dielectric layer. An etching procedure is then performed to expose the surface of the gate electrode, the etching procedure recessing the liner along sidewalls of the gate electrode. Thereafter, a silicide procedure is performed to silicide at least a portion of the gate electrode.

    Abstract translation: 提供了用于CMOS晶体管的硅化物栅极和制造方法。 在基板上形成栅电极。 在栅电极和衬底之上形成第一电介质层,并且在第一介电层上形成第二电介质层。 蚀刻第二电介质层以形成邻近栅极的间隔物。 在栅电极上的第一电介质层上进行处理,其中与第一介电层的未处理部分相比,处理增加了第一介电层的有效蚀刻速率。 然后执行蚀刻过程以暴露栅电极的表面,蚀刻过程使衬垫沿着栅电极的侧壁凹陷。 此后,执行硅化物步骤以对栅电极的至少一部分进行硅化。

    Combinational gardening rack
    30.
    发明申请
    Combinational gardening rack 审中-公开
    组合园艺架

    公开(公告)号:US20060055289A1

    公开(公告)日:2006-03-16

    申请号:US10937326

    申请日:2004-09-10

    Applicant: Chung-Cheng Wu

    Inventor: Chung-Cheng Wu

    CPC classification number: F16B12/32 A47B47/0016 A47F7/0078 A47G7/041

    Abstract: A combinational gardening rack comprising several frames, several combining connectors and a hood; the major feature of the present invention is that the combining connectors have vertical and horizontal connecting holes with same diameter, the vertical connecting hole is hollow in center, a wedge stretches out from the bottom of the vertical connecting hole, a locking mechanism is on the wedge. While assembly based on the structure described above, users can apply the wedges and locking mechanisms to assemble the frames and the combining connectors together at any height on the vertical frames, such scheme can adjust the height between layers of the rack.

    Abstract translation: 组合式园艺架,包括几个框架,多个组合连接器和罩; 本发明的主要特征在于,组合连接器具有直径相同的垂直和水平连接孔,垂直连接孔在中心是中空的,楔形件从垂直连接孔的底部伸出,锁定机构位于 楔。 在基于上述结构的组装时,用户可以应用楔形和锁定机构将框架和组合连接器组装在垂直框架上的任何高度处,这种方案可以调节机架的层之间的高度。

Patent Agency Ranking