-
公开(公告)号:US12072810B2
公开(公告)日:2024-08-27
申请号:US18475890
申请日:2023-09-27
Applicant: Apple Inc.
Inventor: Michael R. Seningen , Ben D. Jarrett , Edward M. McCombs , Greg M. Hess
CPC classification number: G06F12/10 , G06F12/06 , G06F17/16 , G11C5/144 , G11C5/148 , G11C7/1006 , G11C8/06 , G11C11/419
Abstract: A method and apparatus for storing and accessing sparse data is disclosed. A sparse array circuit may receive information indicative of a request to perform a read operation on a memory circuit that includes multiple banks. The sparse array circuit may compare an address included in the received information to multiple entries that correspond to address locations in the memory circuit that store sparse data. In response to a determination that that the address matches a particular entry, the sparse array may generate one or more control signals that may disable the read operation, and cause a data control circuit to transmits the sparse data pattern.
-
公开(公告)号:US10908663B2
公开(公告)日:2021-02-02
申请号:US16433801
申请日:2019-06-06
Applicant: Apple Inc.
Inventor: Victor Zyuban , Greg M. Hess , Hemangi U. Gajjewar
IPC: G06F1/26 , H02J1/08 , H03K17/22 , H03K19/00 , H03K19/173 , H03K17/693
Abstract: A power switch multiplexer with configurable overlap is disclosed. An integrated circuit (IC) includes a first functional circuit block coupled to receive a supply voltage from a first supply voltage node. The IC further includes an input circuit and an output circuit. Responsive to receiving an input signal, the input circuit asserts an activation signal to cause one of a second supply voltage node and a third supply voltage node to be electrically coupled to the first supply voltage node. Subsequently the input circuit asserts a deactivation signal to cause the other one of the second and third supply voltage nodes to be electrically decoupled from the first supply voltage node. The output circuit is coupled to receive the activation signal and the deactivation signal, and configured to assert a first output signal subsequent to receiving the activation signal.
-
公开(公告)号:US10523194B2
公开(公告)日:2019-12-31
申请号:US15717276
申请日:2017-09-27
Applicant: Apple Inc.
Inventor: Jaroslav Raszka , Amrinder S. Barn , Victor Zyuban , Shingo Suzuki , Ajay Kumar Bhatia , Mohamed H. Abu-Rahma , Shahzad Nazar , Greg M. Hess
IPC: H03K17/16 , H03K17/14 , H03K19/00 , H03K19/003
Abstract: A power switch control circuit is disclosed. A sensor circuit may determine a leakage current of a power switch coupled to a power supply signal and a power terminal of a circuit block. The power switch may be configured to selectively couple or decouple the circuit block from the power supply signal using a switch control signal. The switch control circuit may, in response to receiving a request to open the power switch, determine a target voltage level that is greater than a voltage level of the power supply signal for the switch control signal using the leakage current, and transition the switch control signal from an initial voltage to the target voltage level.
-
公开(公告)号:US20190272859A1
公开(公告)日:2019-09-05
申请号:US15912449
申请日:2018-03-05
Applicant: Apple Inc.
Inventor: Greg M. Hess , Hemangi U. Gajjewar
IPC: G11C7/12 , G11C11/419 , G11C5/14
Abstract: An apparatus is disclosed, including a plurality of memory cells, in which a given memory cell is coupled to a true bit line, a complement bit line, and a power supply signal. The apparatus also includes a pre-charge circuit that is configured to charge, for a first duration, the true bit line and the complement bit line to a voltage level that is less than a voltage level of the power supply signal. The pre-charge circuit is also configured to maintain, for a second duration that is longer than the first duration, the voltage level on the true bit line and the complement bit line.
-
公开(公告)号:US20160240231A1
公开(公告)日:2016-08-18
申请号:US14624605
申请日:2015-02-18
Applicant: Apple Inc.
Inventor: Ramesh Arvapalli , Greg M. Hess
Abstract: A first plurality of storage cells may be coupled to a first pair of data lines, and a second plurality of storage cells may be coupled to a second pair of data lines. Each storage cell in the first plurality of storage cells may be configured to generate a first output signal on the first pair of data lines in response to an assertion of a respective one of first plurality of selection signals, and each storage cell in the second plurality of storage cells may be configured to generate a second output signal on the second pair of data lines in response to the assertion of a respective one of a second plurality of selection signals. Circuitry may assert a given selection signal from either the first or second plurality of selection signals. An amplifier circuit may amplify either the first or second output signal.
Abstract translation: 第一多个存储单元可以耦合到第一对数据线,并且第二多个存储单元可以耦合到第二对数据线。 第一多个存储单元中的每个存储单元可以被配置为响应于第一多个选择信号中的相应一个选择信号的断言而在第一对数据线上产生第一输出信号,并且第二多个存储单元中的每个存储单元 存储单元可以被配置为响应于第二多个选择信号中的相应一个的断言而在第二对数据线上产生第二输出信号。 电路可以从第一或第二多个选择信号中断一个给定的选择信号。 放大器电路可以放大第一或第二输出信号。
-
公开(公告)号:US09311967B2
公开(公告)日:2016-04-12
申请号:US14291582
申请日:2014-05-30
Applicant: Apple Inc.
Inventor: Ajay Kumar Bhatia , Anshul Y. Mehta , Amrinder S. Barn , Greg M. Hess
CPC classification number: G11C5/147 , G11C29/021 , G11C29/028 , G11C29/52 , G11C2029/0409 , G11C2029/4402
Abstract: A system, a memory device and a method are contemplated in which the apparatus may include a plurality of memory cells, a plurality of voltage reduction circuits, and control circuitry. The plurality of voltage reduction circuits may be configured to reduce a voltage level of a power supply coupled to the plurality of memory cells. The control circuitry may be configured to select one of the voltage reduction circuits based on one or more operating parameters. The control circuitry may be further configured to activate the selected voltage reduction circuit upon receiving a write command directed towards the memory cells. The control circuitry may be further configured to execute the write command. Upon completion of the write command, the control circuitry may be further configured to de-activate the selected one of the voltage reduction circuits.
Abstract translation: 可以想到一种系统,存储器件和方法,其中该装置可以包括多个存储器单元,多个电压降低电路和控制电路。 多个电压降低电路可以被配置为降低耦合到多个存储器单元的电源的电压电平。 控制电路可以被配置为基于一个或多个操作参数来选择一个电压降低电路。 控制电路还可以被配置为在接收到针对存储器单元的写入命令时激活所选择的电压降低电路。 控制电路还可以被配置为执行写命令。 在完成写入命令之后,控制电路还可以被配置为去激活所选择的一个电压降低电路。
-
公开(公告)号:US20250013576A1
公开(公告)日:2025-01-09
申请号:US18777905
申请日:2024-07-19
Applicant: Apple Inc.
Inventor: Michael R. Seningen , Ben D. Jarrett , Edward M. McCombs , Greg M. Hess
Abstract: A method and apparatus for storing and accessing sparse data is disclosed. A sparse array circuit may receive information indicative of a request to perform a read operation on a memory circuit that includes multiple banks. The sparse array circuit may compare an address included in the received information to multiple entries that correspond to address locations in the memory circuit that store sparse data. In response to a determination that that the address matches a particular entry, the sparse array may generate one or more control signals that may disable the read operation, and cause a data control circuit to transmits the sparse data pattern.
-
公开(公告)号:US20240111685A1
公开(公告)日:2024-04-04
申请号:US18475890
申请日:2023-09-27
Applicant: Apple Inc.
Inventor: Michael R. Seningen , Ben D. Jarrett , Edward M. McCombs , Greg M. Hess
CPC classification number: G06F12/10 , G06F12/06 , G06F17/16 , G11C5/144 , G11C5/148 , G11C7/1006 , G11C8/06 , G11C11/419
Abstract: A method and apparatus for storing and accessing sparse data is disclosed. A sparse array circuit may receive information indicative of a request to perform a read operation on a memory circuit that includes multiple banks. The sparse array circuit may compare an address included in the received information to multiple entries that correspond to address locations in the memory circuit that store sparse data. In response to a determination that that the address matches a particular entry, the sparse array may generate one or more control signals that may disable the read operation, and cause a data control circuit to transmits the sparse data pattern.
-
公开(公告)号:US11327896B2
公开(公告)日:2022-05-10
申请号:US16908182
申请日:2020-06-22
Applicant: Apple Inc.
Inventor: Michael R. Seningen , Ben D. Jarrett , Edward M. McCombs , Greg M. Hess
Abstract: A method and apparatus for storing and accessing sparse data is disclosed. A sparse array circuit may receive information indicative of a request to perform a read operation on a memory circuit that includes multiple banks. The sparse array circuit may compare an address included in the received information to multiple entries that correspond to address locations in the memory circuit that store sparse data. In response to a determination that that the address matches a particular entry, the sparse array may generate one or more control signals that may disable the read operation, and cause a data control circuit to transmits the sparse data pattern.
-
公开(公告)号:US10833664B2
公开(公告)日:2020-11-10
申请号:US15676752
申请日:2017-08-14
Applicant: Apple Inc.
Inventor: Greg M. Hess , Hemangi U. Gajjewar , Sachmanik Cheema
IPC: H03K5/159 , H03K19/0175 , H03K5/00 , G06F30/30
Abstract: An apparatus for delaying a signal transition is disclosed. The apparatus includes a first circuit coupled to a first power supply signal and a second, different power supply signal. The first circuit may be configured to, based on a voltage level of a logic signal, sink a current from an intermediate circuit node. A value of the current may be based upon a voltage level of the second different power supply signal. The apparatus also includes a second circuit coupled to the first power supply signal. The second circuit may be configured to generate an output signal based upon a voltage level of the intermediate circuit node. An amount of time between a transition of the logic signal and a corresponding transition of the output signal may be based on an amount of the current.
-
-
-
-
-
-
-
-
-