INTEGRATION METHOD FOR FABRICATION OF METAL GATE BASED MULTIPLE THRESHOLD VOLTAGE DEVICES AND CIRCUITS
    21.
    发明申请
    INTEGRATION METHOD FOR FABRICATION OF METAL GATE BASED MULTIPLE THRESHOLD VOLTAGE DEVICES AND CIRCUITS 有权
    基于金属门的多路电压电压装置和电路的整合方法

    公开(公告)号:US20150243652A1

    公开(公告)日:2015-08-27

    申请号:US14188898

    申请日:2014-02-25

    CPC classification number: H01L21/823842 H01L21/82345 H01L27/088 H01L27/092

    Abstract: In one aspect there is set forth herein a semiconductor device having a first field effect transistor formed in a substrate structure, and a second field effect transistor formed in the substrate structure. The first field effect transistor can include a first substrate structure doping, a first gate stack, and a first threshold voltage. The second field effect transistor can include the first substrate structure doping, a second gate stack different from the first gate stack, and a second threshold voltage different from the first threshold voltage.

    Abstract translation: 在一个方面,这里阐述了具有形成在衬底结构中的第一场效应晶体管和形成在衬底结构中的第二场效应晶体管的半导体器件。 第一场效应晶体管可以包括第一衬底结构掺杂,第一栅叠层和第一阈值电压。 第二场效应晶体管可以包括第一衬底结构掺杂,不同于第一栅极叠层的第二栅极堆叠以及不同于第一阈值电压的第二阈值电压。

    INTEGRATED CIRCUIT HAVING MULTIPLE THRESHOLD VOLTAGES
    22.
    发明申请
    INTEGRATED CIRCUIT HAVING MULTIPLE THRESHOLD VOLTAGES 有权
    具有多个阈值电压的集成电路

    公开(公告)号:US20150243563A1

    公开(公告)日:2015-08-27

    申请号:US14189085

    申请日:2014-02-25

    Abstract: In one aspect there is set forth herein an integrated circuit having a first plurality of field effect transistors and a second plurality of field effect transistor, wherein field effect transistors of the first plurality of field effect transistors each have a first gate stack and wherein field effect transistors of the second plurality of field effect transistors each have a second gate stack, the second gate stack being different from the first gate stack by having a metal layer common to the first gate stack and the second gate stack that includes a first thickness at the first gate stack and a second thickness at the second gate stack.

    Abstract translation: 在一个方面,这里提出了具有第一多个场效应晶体管和第二多个场效应晶体管的集成电路,其中第一多个场效应晶体管的场效应晶体管各自具有第一栅极堆叠,并且其中场效应 第二多个场效应晶体管的晶体管每个都具有第二栅极堆叠,第二栅极堆叠通过具有与第一栅极堆叠共同的金属层与第一栅极堆叠而不同于第一栅极堆叠,第二栅极堆叠包括第一栅极堆叠的第一厚度 第一栅极堆叠和第二栅极堆叠处的第二厚度。

    FACILITATING FABRICATING GATE-ALL-AROUND NANOWIRE FIELD-EFFECT TRANSISTORS
    23.
    发明申请
    FACILITATING FABRICATING GATE-ALL-AROUND NANOWIRE FIELD-EFFECT TRANSISTORS 有权
    加工制造全门环形纳米效应晶体管

    公开(公告)号:US20150104918A1

    公开(公告)日:2015-04-16

    申请号:US14050494

    申请日:2013-10-10

    Abstract: Methods are presented for facilitating fabrication of a semiconductor device, such as a gate-all-around nanowire field-effect transistor. The methods include, for instance: providing at least one stack structure including at least one layer or bump extending above the substrate structure; selectively oxidizing at least a portion of the at least one stack structure to form at least one nanowire extending within the stack structure(s) surrounded by oxidized material of the stack structure(s); and removing the oxidized material from the stack structure(s), exposing the nanowire(s). This selectively oxidizing may include oxidizing an upper portion of the substrate structure, such as an upper portion of one or more fins supporting the stack structure(s) to facilitate full 360° exposure of the nanowire(s). In one embodiment, the stack structure includes one or more diamond-shaped bumps or ridges.

    Abstract translation: 提出了用于促进半导体器件的制造的方法,例如栅极全能纳米线场效应晶体管。 所述方法包括例如:提供至少一个堆叠结构,其包括在衬底结构上方延伸的至少一个层或凸块; 选择性地氧化所述至少一个堆叠结构的至少一部分以形成至少一个纳米线,所述至少一个纳米线在由所述堆叠结构的氧化材料包围的所述堆叠结构内延伸; 以及从所述堆叠结构中去除所述氧化的材料,暴露所述纳米线。 这种选择性氧化可以包括氧化衬底结构的上部,例如支撑堆叠结构的一个或多个翅片的上部,以促进纳米线的完全360度曝光。 在一个实施例中,堆叠结构包括一个或多个菱形凸块或凸脊。

    DEVICES AND METHODS OF FORMING FINFETS WITH SELF ALIGNED FIN FORMATION
    24.
    发明申请
    DEVICES AND METHODS OF FORMING FINFETS WITH SELF ALIGNED FIN FORMATION 有权
    具有自对准FIN形成的FINFET形成装置和方法

    公开(公告)号:US20150091094A1

    公开(公告)日:2015-04-02

    申请号:US14043243

    申请日:2013-10-01

    Abstract: Devices and methods for forming semiconductor devices with FinFETs are provided. One method includes, for instance: obtaining an intermediate semiconductor device with a substrate and at least one shallow trench isolation region; depositing a hard mask layer over the intermediate semiconductor device; etching the hard mask layer to form at least one fin hard mask; and depositing at least one sacrificial gate structure over the at least one fin hard mask and at least a portion of the substrate. One intermediate semiconductor device includes, for instance: a substrate with at least one shallow trench isolation region; at least one fin hard mask over the substrate; at least one sacrificial gate structure over the at least one fin hard mask; at least one spacer disposed on the at least one sacrificial gate structure; and at least one pFET region and at least one nFET region grown into the substrate.

    Abstract translation: 提供了用FinFET形成半导体器件的器件和方法。 一种方法包括例如:获得具有衬底和至少一个浅沟槽隔离区域的中间半导体器件; 在中间半导体器件上沉积硬掩模层; 蚀刻硬掩模层以形成至少一个翅片硬掩模; 以及在所述至少一个翅片硬掩模和所述基底的至少一部分上沉积至少一个牺牲栅极结构。 一个中间半导体器件包括例如:具有至少一个浅沟槽隔离区域的衬底; 在衬底上的至少一个翅片硬掩模; 至少一个翅片硬掩模上的至少一个牺牲栅极结构; 设置在所述至少一个牺牲栅极结构上的至少一个间隔物; 以及至少一个pFET区域和至少一个生长到衬底中的nFET区域。

Patent Agency Ranking