-
公开(公告)号:US11812669B2
公开(公告)日:2023-11-07
申请号:US17835986
申请日:2022-06-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Chen-Yi Weng , Chin-Yang Hsieh , Yi-Hui Lee , Ying-Cheng Liu , Yi-An Shih , Jing-Yin Jhang , I-Ming Tseng , Yu-Ping Wang , Chien-Ting Lin , Kun-Chen Ho , Yi-Syun Chou , Chang-Min Li , Yi-Wei Tseng , Yu-Tsung Lai , Jun Xie
Abstract: A magnetoresistive random access memory (MRAM), including a bottom electrode layer on a substrate, a magnetic tunnel junction stack on the bottom electrode layer, a top electrode layer on the magnetic tunnel junction stack, and a hard mask layer on said top electrode layer, wherein the material of top electrode layer is titanium nitride, a material of said hard mask layer is tantalum or tantalum nitride, and the percentage of nitrogen in the titanium nitride gradually decreases from the top surface of top electrode layer to the bottom surface of top electrode layer.
-
公开(公告)号:US11508904B2
公开(公告)日:2022-11-22
申请号:US17308057
申请日:2021-05-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Chen-Yi Weng , Yi-Wei Tseng , Chin-Yang Hsieh , Jing-Yin Jhang , Yi-Hui Lee , Ying-Cheng Liu , Yi-An Shih , I-Ming Tseng , Yu-Ping Wang
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first magnetic tunneling junction (MTJ) on a substrate; forming a first liner on the MTJ; forming a second liner on the first liner; forming an inter-metal dielectric (IMD) layer on the MTJ, and forming a metal interconnection in the IMD layer, the second liner, and the first liner to electrically connect the MTJ. Preferably, the first liner and the second liner are made of different materials.
-
公开(公告)号:US20220029087A1
公开(公告)日:2022-01-27
申请号:US16997922
申请日:2020-08-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Chun Chen , Yen-Chun Liu , Ya-Sheng Feng , Chiu-Jung Chiu , I-Ming Tseng , Yi-An Shih , Yi-Hui Lee , Chung-Liang Chu , Hsiu-Hao Hu
Abstract: A semiconductor device includes a substrate having a magnetic random access memory (MRAM) region and a logic region, a first metal interconnection on the MRAM region, a second metal interconnection on the logic region, a stop layer extending from the first metal interconnection to the second metal interconnection, and a magnetic tunneling junction (MTJ) on the first metal interconnection. Preferably, the stop layer on the first metal interconnection and the stop layer on the second metal interconnection have different thicknesses.
-
公开(公告)号:US20210035620A1
公开(公告)日:2021-02-04
申请号:US16556170
申请日:2019-08-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Yu-Ping Wang , Chen-Yi Weng , Chin-Yang Hsieh , Yi-Hui Lee , Ying-Cheng Liu , Yi-An Shih , I-Ming Tseng , Jing-Yin Jhang , Chien-Ting Lin
Abstract: A method for forming a semiconductor structure is disclosed. A substrate having a logic device region and a memory device region is provided. A first dielectric layer is formed on the substrate. Plural memory stack structures are formed on the first dielectric layer on the memory device region. An insulating layer is formed and conformally covers the memory stack structures and the first dielectric layer. An etching back process is performed to remove a portion of the insulating layer without exposing any portion of the memory stack structures. After the etching back process, a second dielectric layer is formed on the insulating layer and completely fills the spaces between the memory stack structures.
-
公开(公告)号:US20200328126A1
公开(公告)日:2020-10-15
申请号:US16914483
申请日:2020-06-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Ching-Ling Lin , Po-Jen Chuang , Yu-Ren Wang , Wen-An Liang , Chia-Ming Kuo , Guan-Wei Huang , Yuan-Yu Chung , I-Ming Tseng
IPC: H01L21/8238 , H01L27/092 , H01L21/762
Abstract: A semiconductor device includes a fin-shaped structure on a substrate, a single diffusion break (SDB) structure in the fin-shaped structure to divide the fin-shaped structure into a first portion and a second portion, and a gate structure on the SDB structure. Preferably, the SDB structure includes silicon oxycarbonitride (SiOCN), a concentration portion of oxygen in SiOCN is between 30% to 60%, and the gate structure includes a metal gate having a n-type work function metal layer or a p-type work function metal layer.
-
公开(公告)号:US20200227473A1
公开(公告)日:2020-07-16
申请号:US16279956
申请日:2019-02-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Hui Lee , I-Ming Tseng , Ying-Cheng Liu , Yi-An Shih , Yu-Ping Wang
Abstract: An MRAM structure includes a dielectric layer. A contact hole is disposed in the dielectric layer. A contact plug fills in the contact hole and protrudes out of the dielectric layer. The contact plug includes a lower portion and an upper portion. The lower portion fills in the contact hole. The upper portion is outside of the contact hole. The upper portion has a top side and a bottom side greater than the top side. The top side and the bottom side are parallel. The bottom side is closer to the contact hole than the top side. An MRAM is disposed on the contact hole and contacts the contact plug.
-
公开(公告)号:US20200185597A1
公开(公告)日:2020-06-11
申请号:US16216969
申请日:2018-12-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kun-Ju Li , Hsin-Jung Liu , I-Ming Tseng , Chau-Chung Hou , Yu-Lung Shih , Fu-Chun Hsiao , Hui-Lin Wang , Tzu-Hsiang Hung , Chih-Yueh Li , Ang Chan , Jing-Yin Jhang
Abstract: A memory device includes an insulation layer, a memory cell region and an alignment mark region are defined on the insulation layer, an interconnection structure disposed in the insulation layer, a dielectric layer disposed on the insulation layer and the interconnection structure, the dielectric layer is disposed within the memory cell region and the alignment mark region, a conductive via plug disposed on the interconnection structure within the memory cell region, the conductive via plug has a concave top surface, an alignment mark trench penetrating the dielectric layer within the alignment mark region, a bottom electrode disposed on the conductive via plug within the memory cell region and disposed in the alignment mark trench within the alignment mark region, and a magnetic tunnel junction (MTJ) structure disposed on the bottom electrode within the memory cell region and disposed in the alignment mark trench within the alignment mark region.
-
公开(公告)号:US10672979B1
公开(公告)日:2020-06-02
申请号:US16281103
申请日:2019-02-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-An Shih , I-Ming Tseng , Yi-Hui Lee , Ying-Cheng Liu , Yu-Ping Wang
Abstract: A method for fabricating semiconductor device includes the steps of: forming an inter-metal dielectric (IMD) layer on a substrate; forming a metal interconnection in the IMD layer; forming a bottom electrode layer on the IMD layer; forming a cap layer on the bottom electrode layer; and removing part of the cap layer, part of the bottom electrode layer, and part of the IMD layer to form a trench.
-
公开(公告)号:US20200035568A1
公开(公告)日:2020-01-30
申请号:US16589032
申请日:2019-09-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Ching-Ling Lin , Po-Jen Chuang , Yu-Ren Wang , Wen-An Liang , Chia-Ming Kuo , Guan-Wei Huang , Yuan-Yu Chung , I-Ming Tseng
IPC: H01L21/8238 , H01L21/762 , H01L27/092
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first region and a second region; forming a first fin-shaped structure on the first region; removing part of the first fin-shaped structure to form a first trench; forming a dielectric layer in the first trench, wherein the dielectric layer comprises silicon oxycarbonitride (SiOCN); and planarizing the dielectric layer to form a first single diffusion break (SDB) structure.
-
公开(公告)号:US20180331177A1
公开(公告)日:2018-11-15
申请号:US16028386
申请日:2018-07-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: I-Ming Tseng , Chun-Hsien Lin , Wen-An Liang
IPC: H01L29/06 , H01L29/66 , H01L29/78 , H01L21/762
CPC classification number: H01L29/0653 , H01L21/76224 , H01L21/823431 , H01L21/823481 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a semiconductor structure is disclosed. A fin structure is formed on a substrate and a trench is formed in the fin structure. The trench has a top corner, an upper portion having an upper sidewall and a lower portion having a lower sidewall. A first dielectric layer is then formed on the substrate and fills the lower portion of the trench. After that, a second dielectric layer is formed on the substrate and covers the top corner and the upper sidewall of the trench. The second dielectric layer also covers an upper surface of the first dielectric layer.
-
-
-
-
-
-
-
-
-