Transistor structure
    26.
    发明授权
    Transistor structure 有权
    晶体管结构

    公开(公告)号:US08823109B2

    公开(公告)日:2014-09-02

    申请号:US13736951

    申请日:2013-01-09

    Abstract: A transistor structure is provided in the present invention. The transistor structure includes: a substrate comprising a N-type well, a gate disposed on the N-type well, a spacer disposed on the gate, a first lightly doped region in the substrate below the spacer, a P-type source/drain region disposed in the substrate at two sides of the gate, a silicon cap layer covering the P-type source/drain region and the first lightly doped region and a silicide layer disposed on the silicon cap layer, and covering only a portion of the silicon cap layer.

    Abstract translation: 在本发明中提供一种晶体管结构。 晶体管结构包括:包括N型阱的衬底,设置在N型阱上的栅极,设置在栅极上的间隔物,位于衬垫下方的衬底中的第一轻掺杂区域,P型源极/漏极 位于栅极两侧的衬底中的覆盖P型源/漏区和第一轻掺杂区的硅帽层和设置在硅帽层上的硅化物层,并且仅覆盖硅的一部分 盖层。

    Method of fabricating MOS device
    27.
    发明授权
    Method of fabricating MOS device 有权
    制造MOS器件的方法

    公开(公告)号:US08822297B2

    公开(公告)日:2014-09-02

    申请号:US13748279

    申请日:2013-01-23

    Abstract: Provided is a method of fabricating a MOS device including the following steps. At least one gate structure is formed on a substrate, wherein the gate structure includes a gate conductive layer and a hard mask layer disposed on the gate conductive layer. A first implant process is performed to form source and drain extension regions in the substrate, wherein the gate conductive layer is covered by the hard mask layer. A process is of removing the hard mask layer is performed to expose the surface of the gate conductive layer. A second implant process is performed to form pocket doped regions in the substrate, wherein the gate conductive layer is not covered by the hard mask layer.

    Abstract translation: 提供了一种制造MOS器件的方法,包括以下步骤。 在衬底上形成至少一个栅极结构,其中栅极结构包括栅极导电层和设置在栅极导电层上的硬掩模层。 执行第一注入工艺以在衬底中形成源极和漏极延伸区域,其中栅极导电层被硬掩模层覆盖。 执行去除硬掩模层以暴露栅极导电层的表面的工艺。 执行第二注入工艺以在衬底中形成口袋掺杂区域,其中栅极导电层未被硬掩模层覆盖。

    METHOD OF FABRICATING MOS DEVICE
    28.
    发明申请
    METHOD OF FABRICATING MOS DEVICE 有权
    制造MOS器件的方法

    公开(公告)号:US20140206170A1

    公开(公告)日:2014-07-24

    申请号:US13748279

    申请日:2013-01-23

    Abstract: Provided is a method of fabricating a MOS device including the following steps. At least one gate structure is formed on a substrate, wherein the gate structure includes a gate conductive layer and a hard mask layer disposed on the gate conductive layer. A first implant process is performed to form source and drain extension regions in the substrate, wherein the gate conductive layer is covered by the hard mask layer. A process is of removing the hard mask layer is performed to expose the surface of the gate conductive layer. A second implant process is performed to form pocket doped regions in the substrate, wherein the gate conductive layer is not covered by the hard mask layer.

    Abstract translation: 提供了一种制造MOS器件的方法,包括以下步骤。 在衬底上形成至少一个栅极结构,其中栅极结构包括栅极导电层和设置在栅极导电层上的硬掩模层。 执行第一注入工艺以在衬底中形成源极和漏极延伸区域,其中栅极导电层被硬掩模层覆盖。 执行去除硬掩模层以暴露栅极导电层的表面的工艺。 执行第二注入工艺以在衬底中形成口袋掺杂区域,其中栅极导电层未被硬掩模层覆盖。

    SEMICONDUCTOR STRUCTURE
    29.
    发明申请

    公开(公告)号:US20240422988A1

    公开(公告)日:2024-12-19

    申请号:US18352269

    申请日:2023-07-14

    Abstract: Provided is a semiconductor structure including a circuit layer, an island-shaped conductive layer, a MRAM cell, a bit line and a conductive via. The circuit layer is disposed on a substrate. The island-shaped conductive layer is disposed on the circuit layer. The MRAM cell is disposed between the island-shaped conductive layer and the circuit layer, and is electrically connected to the island-shaped conductive layer and the circuit layer. The bit line is disposed on the island-shaped conductive layer. The conductive via is disposed between the bit line and the island-shaped conductive layer. The island-shaped conductive layer is in contact with a top surface of the MRAM cell.

Patent Agency Ranking