CONTROL CIRCUIT AND CORRESPONDING METHOD

    公开(公告)号:US20220149844A1

    公开(公告)日:2022-05-12

    申请号:US17450711

    申请日:2021-10-13

    Abstract: A circuit receives an input signal having a first level and a second level. A logic circuit includes a finite state machine circuit, an edge detector circuit, and a timer circuit. The finite state machine circuit is configured to set a mode of operation of the circuit. The edge detector circuit is configured to detect a transition between the first and second level. The timer circuit is configured to determine whether the first or second level is maintained over an interval, which starts from a transition detected by the edge detector circuit. The finite state machine circuit is configured to change the mode of operation based on the timer circuit determining that the first or second level has been maintained over the interval.

    DEVICE AND METHOD FOR MEASURING THE FLOW OF A FLUID IN A TUBE MOVED BY A PERISTALTIC PUMP

    公开(公告)号:US20220145873A1

    公开(公告)日:2022-05-12

    申请号:US17519294

    申请日:2021-11-04

    Abstract: Various embodiments provide a device for measuring the flow of fluid inside a tube moved by a peristaltic pump is provided with: a detection electrode arrangement coupled to the tube to detect an electrostatic charge variation originated by the mechanical action of the peristaltic pump on the tube; a signal processing stage, electrically coupled to the detection electrode arrangement to generate an electrical charge variation signal; and a processing unit, coupled to the signal processing stage to receive and process in the frequency domain the electrical charge variation signal to obtain information on the flow of a fluid that flows through the tube based on the analysis of frequency characteristics of the electrical charge variation signal.

    4H-SiC MOSFET device and manufacturing method thereof

    公开(公告)号:US11329131B2

    公开(公告)日:2022-05-10

    申请号:US17096635

    申请日:2020-11-12

    Abstract: A MOSFET device includes a semiconductor body having a first and a second face. A source terminal of the MOSFET device includes a doped region which extends at the first face of the semiconductor body and a metal layer electrically coupled to the doped region. A drain terminal extends at the second face of the semiconductor body. The doped region includes a first sub-region having a first doping level and a first depth, and a second sub-region having a second doping level and a second depth. At least one among the second doping level and the second maximum depth has a value which is higher than a respective value of the first doping level and the first maximum depth. The metal layer is in electrical contact with the source terminal exclusively through the second sub-region.

    Method of loading software code, corresponding system and vehicle equipped with such a system

    公开(公告)号:US11327772B2

    公开(公告)日:2022-05-10

    申请号:US16422469

    申请日:2019-05-24

    Abstract: A method for method of setting up a processing system includes determining availability of user-provided platform information indicative of a first memory platform out of a plurality of memory platforms. In response to determining that the user-provided platform information is available at the first memory platform, a boot loader code is read from the first memory platform. In response to determining that the user-provided platform information is not available, test availability of the boot loader code in another memory platform of the plurality of memory platforms, and read the boot loader code from the another memory platform upon testing the availability of the boot loader code in the another memory platform.

    HIGH SPEED DEBUG-DELAY COMPENSATION IN EXTERNAL TOOL

    公开(公告)号:US20220137128A1

    公开(公告)日:2022-05-05

    申请号:US17083876

    申请日:2020-10-29

    Abstract: A testing tool includes a clock generation circuit generating a test clock and outputting the test clock via a test clock output pad, data processing circuitry clocked by the test clock, and data output circuitry receiving data output from the data processing circuitry and outputting the data via an input/output (IO) pad, the data output circuitry being clocked by the test clock. The testing tool also includes a programmable delay circuit generating a delayed version of the test clock, and data input circuitry receiving data input via the IO pad, the data input circuitry clocked by the delayed version of the test clock. The delayed version of the test clock is delayed to compensate for delay between transmission of a pulse of the test clock via the test clock output pad to an external computer and receipt of the data input from the external computer via the IO pad.

    PIEZOELECTRIC MICROMACHINED ULTRASONIC TRANSDUCER

    公开(公告)号:US20220118480A1

    公开(公告)日:2022-04-21

    申请号:US17497542

    申请日:2021-10-08

    Abstract: A PMUT device includes a membrane element extending perpendicularly to a first direction and configured to generate and receive ultrasonic waves by oscillating about an equilibrium position. At least two piezoelectric elements are included, with each one located over the membrane element along the first direction and configured to cause the membrane element to oscillate when electric signals are applied to the piezoelectric element, and generate electric signals in response to oscillations of the membrane element. The membrane element has a lobed shape along a plane perpendicular to the first direction, with the lobed shape including at least two lobes. The membrane element includes for each piezoelectric member a corresponding membrane portion including a corresponding lobe, with each piezoelectric member being located over its corresponding membrane portion.

Patent Agency Ranking