SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD FOR THE SAME
    32.
    发明申请
    SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD FOR THE SAME 有权
    半导体结构及其制造方法

    公开(公告)号:US20150279957A1

    公开(公告)日:2015-10-01

    申请号:US14230223

    申请日:2014-03-31

    CPC classification number: H01L29/785 H01L29/66795

    Abstract: A semiconductor structure and a manufacturing method for the same are disclosed. The semiconductor structure includes a first gate structure, a second gate structure and a second dielectric spacer. Each of the first gate structure and the second gate structure adjacent to each other includes a first dielectric spacer. The second dielectric spacer is on one of opposing sidewalls of the first gate structure and without being disposed on the dielectric spacer of the second gate structure.

    Abstract translation: 公开了一种半导体结构及其制造方法。 半导体结构包括第一栅极结构,第二栅极结构和第二电介质间隔物。 彼此相邻的第一栅极结构和第二栅极结构中的每一个包括第一电介质间隔物。 第二电介质间隔物位于第一栅极结构的相对侧壁中的一个上,而不设置在第二栅极结构的电介质间隔物上。

    LAYOUT PATTERN FOR MAGNETORESISTIVE RANDOM ACCESS MEMORY

    公开(公告)号:US20240130141A1

    公开(公告)日:2024-04-18

    申请号:US18395649

    申请日:2023-12-25

    CPC classification number: H10B61/22 H01L23/528 H10N50/80 G11C11/161

    Abstract: A layout pattern for magnetoresistive random access memory (MRAM) includes a substrate having a first active region, a second active region, and a word line connecting region between the first active region and the second active region, a first gate pattern extending along a first direction from the first active region to the second active region, a second gate pattern extending along the first direction from the first active region to the second active region, a first magnetic tunneling junction (MTJ) between the first gate pattern and the second pattern and within the word line connecting region, and a second MTJ between the first gate pattern and the second gate pattern in the first active region. Preferably, top surfaces of the first MTJ and the second MTJ are coplanar.

Patent Agency Ranking