-
公开(公告)号:US20220230960A1
公开(公告)日:2022-07-21
申请号:US17658404
申请日:2022-04-07
Applicant: Micron Technology, Inc.
Inventor: Lifang Xu , Jian Li , Graham R. Wolstenholme , Paolo Tessariol , George Matamis , Nancy M. Lomeli
IPC: H01L23/528 , H01L23/522 , H01L21/768
Abstract: Microelectronic devices include stadium structures within a stack structure and substantially symmetrically distributed between a first pillar structure and a second pillar structure, each of which vertically extends through the stack structure. The stack structure includes a vertically alternating sequence of insulative materials and conductive materials arranged in tiers. Each of the stadium structures includes staircase structures having steps including lateral ends of some of the tiers. The substantially symmetrical distribution of the stadium structures, and fill material adjacent such structures, may substantially balance material stresses to avoid or minimize bending of the adjacent pillars. Related methods and systems are also disclosed.
-
公开(公告)号:US11139258B2
公开(公告)日:2021-10-05
申请号:US16782298
申请日:2020-02-05
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Jaspreet S. Gandhi , James M. Derderian , Sameer S. Vadhavkar , Jian Li
IPC: H01L23/00 , H01L23/48 , H01L23/367 , H01L23/34 , H01L21/78 , H01L25/065 , H01L25/00
Abstract: Apparatuses and methods for providing thermal pathways from a substrate to a thermal bonding pad. The thermal pathways may be metal extensions of the thermal bonding pad that are disposed in channels formed in a backside passivation layer underneath the thermal bonding pad, and may be in direct contact with an underlying substrate. The thermal pathways may provide improved thermal dissipation from the substrate.
-
43.
公开(公告)号:US20210217734A1
公开(公告)日:2021-07-15
申请号:US17196947
申请日:2021-03-09
Applicant: Micron Technology, Inc.
Inventor: Jian Li , Steven K. Groothuis
IPC: H01L25/065 , H01L25/00 , H01L25/18 , G11C7/04
Abstract: Stacked semiconductor die assemblies having memory dies stacked between partitioned logic dies and associated systems and methods are disclosed herein. In one embodiment, a semiconductor die assembly can include a first logic die, a second logic die, and a thermally conductive casing defining an enclosure. The stack of memory dies can be disposed within the enclosure and between the first and second logic dies.
-
44.
公开(公告)号:US20210125919A1
公开(公告)日:2021-04-29
申请号:US16663683
申请日:2019-10-25
Applicant: Micron Technology, Inc.
Inventor: Vladimir Machkaoutsan , Pieter Blomme , Emilio Camerlenghi , Justin B. Dorhout , Jian Li , Ryan L. Meyer , Paolo Tessariol
IPC: H01L23/522 , H01L23/528 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H01L27/11582
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. First dummy pillars in the memory blocks extend through at least a majority of the insulative tiers and the conductive tiers through which the channel-material strings extend. Second dummy pillars are laterally-between and longitudinally-spaced-along immediately-laterally-adjacent of the memory blocks. The second dummy pillars extend through at least a majority of the insulative tiers and the conductive tiers through which the operative channel-material strings extend laterally-between the immediately-laterally-adjacent memory blocks. Other embodiments, including method, are disclosed.
-
公开(公告)号:US10985179B2
公开(公告)日:2021-04-20
申请号:US16532019
申请日:2019-08-05
Applicant: Micron Technology, inc.
Inventor: Yi Hu , Merri L. Carlson , Anilkumar Chandolu , Indra V. Chary , David Daycock , Harsh Narendrakumar Jain , Matthew J. King , Jian Li , Brett D. Lowe , Prakash Rau Mokhna Rau , Lifang Xu
IPC: H01L27/11582 , H01L27/11556 , H01L27/11565 , H01L21/28 , H01L21/768 , H01L27/115 , H01L21/311 , H01L21/02 , H01L27/11526 , H01L27/11519 , H01L27/11573 , H01L21/3213
Abstract: A method used in forming a memory array comprising strings of memory cells and operative through-array-vias (TAVs) comprises forming a stack comprising vertically-alternating insulative tiers and conductive tiers. The stack comprises a TAV region and an operative memory-cell-string region. The TAV region comprises spaced operative TAV areas. Operative channel-material strings are formed in the stack in the operative memory-cell-string region and dummy channel-material strings are formed in the stack in the TAV region laterally outside of and not within the operative TAV areas. Operative TAVs are formed in individual of the spaced operative TAV areas in the TAV region. Other methods and structure independent of method are disclosed.
-
46.
公开(公告)号:US20200075555A1
公开(公告)日:2020-03-05
申请号:US16592420
申请日:2019-10-03
Applicant: Micron Technology, Inc.
Inventor: Jian Li , Steven K. Groothuis
IPC: H01L25/065 , G11C7/04 , H01L25/18 , H01L25/00
Abstract: Stacked semiconductor die assemblies having memory dies stacked between partitioned logic dies and associated systems and methods are disclosed herein. In one embodiment, a semiconductor die assembly can include a first logic die, a second logic die, and a thermally conductive casing defining an enclosure. The stack of memory dies can be disposed within the enclosure and between the first and second logic dies.
-
公开(公告)号:US10580746B2
公开(公告)日:2020-03-03
申请号:US16102960
申请日:2018-08-14
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Jaspreet S. Gandhi , James M. Derderian , Sameer S. Vadhavkar , Jian Li
IPC: H01L23/00 , H01L23/48 , H01L23/367 , H01L23/34 , H01L21/78 , H01L25/065 , H01L25/00
Abstract: Apparatuses and methods for providing thermal pathways from a substrate to a thermal bonding pad. The thermal pathways may be metal extensions of the thermal bonding pad that are disposed in channels formed in a backside passivation layer underneath the thermal bonding pad, and may be in direct contact with an underlying substrate. The thermal pathways may provide improved thermal dissipation from the substrate.
-
公开(公告)号:US10551129B2
公开(公告)日:2020-02-04
申请号:US16247352
申请日:2019-01-14
Applicant: Micron Technology, Inc.
Inventor: Steven K. Groothuis , Jian Li
IPC: H01L23/427 , H01L23/367 , F28D15/04 , F28D15/02 , H01L25/18 , H01L25/00 , H01L23/00 , H01L25/065
Abstract: Semiconductor device assemblies having stacked semiconductor dies and thermal transfer devices that include vapor chambers are disclosed herein. In one embodiment, a semiconductor device assembly includes a first semiconductor die, a second semiconductor die on a base region of the first die, and a thermal transfer device attached to a peripheral region of the first die and extending over the second die. The thermal transfer device includes a conductive structure having an internal cavity and a working fluid at least partially filling the cavity. The conductive structure further includes first and second fluid conversion regions adjacent the cavity. The first fluid conversion region transfers heat from at least the peripheral region of the first die to a volume of the working fluid to vaporize the volume in the cavity, and the second fluid conversion region condenses the volume of the working fluid in the cavity after it has been vaporized.
-
49.
公开(公告)号:US20190122950A1
公开(公告)日:2019-04-25
申请号:US16229257
申请日:2018-12-21
Applicant: Micron Technology, Inc.
Inventor: Steven K. Groothuis , Jian Li , Haojun Zhang , Paul A. Silvestri , Xiao Li , Shijian Luo , Luke G. England , Brent Keeth , Jaspreet S. Gandhi
IPC: H01L23/36 , H01L23/367 , H01L25/00 , H01L23/373 , H01L23/42 , H01L25/065 , H01L25/18
Abstract: Stacked semiconductor die assemblies with multiple thermal paths and associated systems and methods are disclosed herein. In one embodiment, a semiconductor die assembly can include a plurality of first semiconductor dies arranged in a stack and a second semiconductor die carrying the first semiconductor dies. The second semiconductor die can include a peripheral portion that extends laterally outward beyond at least one side of the first semiconductor dies. The semiconductor die assembly can further include a thermal transfer feature at the peripheral portion of the second semiconductor die. The first semiconductor dies can define a first thermal path, and the thermal transfer feature can define a second thermal path separate from the first semiconductor dies.
-
公开(公告)号:US20190081061A1
公开(公告)日:2019-03-14
申请号:US15705179
申请日:2017-09-14
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Justin B. Dorhout , Indra V. Chary , Jun Fang , Matthew Park , Zhiqiang Xie , Scott D. Stull , Daniel Osterberg , Jason Reece , Jian Li
IPC: H01L27/11582 , H01L21/768 , H01L21/311 , H01L27/11556 , H01L21/02 , H01L29/10 , H01L23/522 , H01L23/528
Abstract: A device comprises an array of elevationally-extending transistors and a circuit structure adjacent and electrically coupled to the elevationally-extending transistors of the array. The circuit structure comprises a stair step structure comprising vertically-alternating tiers comprising conductive steps that are at least partially elevationally separated from one another by insulative material. Operative conductive vias individually extend elevationally through one of the conductive steps at least to a bottom of the vertically-alternating tiers and individually electrically couple to an electronic component below the vertically-alternating tiers. Dummy structures individually extend elevationally through one of the conductive steps at least to the bottom of the vertically-alternating tiers. Methods are also disclosed.
-
-
-
-
-
-
-
-
-