METHOD OF USING A SACRIFICAL GATE STRUCTURE TO MAKE A METAL GATE FINFET TRANSISTOR
    57.
    发明申请
    METHOD OF USING A SACRIFICAL GATE STRUCTURE TO MAKE A METAL GATE FINFET TRANSISTOR 有权
    使用栅极结构构造金属栅极FinFET晶体管的方法

    公开(公告)号:US20170005169A1

    公开(公告)日:2017-01-05

    申请号:US14755663

    申请日:2015-06-30

    Abstract: A self-aligned SiGe FinFET device features a relaxed channel region having a high germanium concentration. Instead of first introducing germanium into the channel and then attempting to relax the resulting strained film, a relaxed channel is formed initially to accept the germanium. In this way, a presence of germanium can be established without straining or damaging the lattice. Gate structures are patterned relative to intrinsic silicon fins, to ensure that the gates are properly aligned, prior to introducing germanium into the fin lattice structure. After aligning the gate structures, the silicon fins are segmented to elastically relax the silicon lattice. Then, germanium is introduced into the relaxed silicon lattice, to produce a SiGe channel that is substantially stress-free and also defect-free. Using the method described, concentration of germanium achieved in a structurally stable film can be increased to a level greater than 85%.

    Abstract translation: 自对准SiGe FinFET器件具有具有高锗浓度的松弛沟道区。 不是首先将锗引入通道,然后尝试松弛所得到的应变膜,最初形成松弛的通道以接受锗。 以这种方式,可以建立锗的存在而不会使晶格变形或损坏。 在将锗引入鳍状晶格结构之前,门结构相对于本征硅散热片图案化,以确保栅极正确对准。 在对齐栅极结构之后,将硅片段分段以弹性地松弛硅晶格。 然后,将锗引入松弛的硅晶格中,以产生基本上无应力且也无缺陷的SiGe沟道。 使用所述方法,在结构稳定的膜中实现的锗的浓度可以增加到大于85%的水平。

    SILICON CARBIDE STATIC INDUCTION TRANSISTOR AND PROCESS FOR MAKING A SILICON CARBIDE STATIC INDUCTION TRANSISTOR
    60.
    发明申请
    SILICON CARBIDE STATIC INDUCTION TRANSISTOR AND PROCESS FOR MAKING A SILICON CARBIDE STATIC INDUCTION TRANSISTOR 审中-公开
    硅碳陶瓷静电感应晶体管及制造硅碳陶瓷静电感应晶体管的工艺

    公开(公告)号:US20160133736A1

    公开(公告)日:2016-05-12

    申请号:US14945936

    申请日:2015-11-19

    Abstract: A static induction transistor is formed on a silicon carbide substrate doped with a first conductivity type. First recessed regions in a top surface of the silicon carbide substrate are filled with epitaxially grown gate regions in situ doped with a second conductivity type. Epitaxially grown channel regions in situ doped with the first conductivity type are positioned between adjacent epitaxial gate regions. Epitaxially grown source regions in situ doped with the first conductivity type are positioned on the epitaxial channel regions. The bottom surface of the silicon carbide substrate includes second recessed regions vertically aligned with the channel regions and silicided to support formation of the drain contact. The top surfaces of the source regions are silicided to support formation of the source contact. A gate lead is epitaxially grown and electrically coupled to the gate regions, with the gate lead silicided to support formation of the gate contact.

    Abstract translation: 在掺杂有第一导电类型的碳化硅衬底上形成静电感应晶体管。 在碳化硅衬底的顶表面中的第一凹陷区域填充有原位掺杂有第二导电类型的外延生长栅极区域。 原位掺杂有第一导电类型的外延生长沟道区位于相邻的外延栅区之间。 原位掺杂有第一导电类型的外延生长的源极区位于外延沟道区上。 碳化硅衬底的底表面包括与沟道区垂直对准的第二凹陷区域并硅​​化以支持漏极接触的形成。 源区的顶表面被硅化以支持源接触的形成。 栅极引线外延生长并电耦合到栅极区域,栅极引线硅化以支持栅极接触的形成。

Patent Agency Ranking