-
公开(公告)号:US12150314B2
公开(公告)日:2024-11-19
申请号:US18512058
申请日:2023-11-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Sheng-Yuan Hsueh , Te-Wei Yeh , Chien-Liang Wu
Abstract: A magnetoresistive random access memory (MRAM) includes a first transistor and a second transistor on a substrate, a source line coupled to a first source/drain region of the first transistor, and a first metal interconnection coupled to a second source/drain region of the first transistor. Preferably, the first metal interconnection is extended to overlap the first transistor and the second transistor and the first metal interconnection further includes a first end coupled to the second source/drain region of the first transistor and a second end coupled to a magnetic tunneling junction (MTJ).
-
公开(公告)号:US12148809B2
公开(公告)日:2024-11-19
申请号:US17583225
申请日:2022-01-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Hsien Huang , Yu-Tse Kuo , Shu-Ru Wang , Chien-Hung Chen , Li-Ping Huang , Chun-Yen Tseng
IPC: H01L29/423 , G11C5/06 , G11C11/412 , H01L29/78 , H10B10/00
Abstract: The present invention provides a layout pattern of static random access memory, comprising a PU1 (first pull-up transistor), a PU2 (second pull-up transistor), a PD1A (first pull-down transistor), a PD1B (second pull-down transistor), a PD2A (third pull-down transistor), a PD2B (fourth pull-down transistor), a PG1A (first access transistor), a PG1B (second access transistor), a PG2A (third access transistor) and a PG2B (fourth access transistor) located on the substrate. The PD1A and the PD1B are connected in parallel with each other, the PD2A and the PD2B are connected in parallel with each other, wherein the gate structures include a first J-shaped gate structure, and the first J-shaped gate structure is an integrally formed structure.
-
公开(公告)号:US12148723B2
公开(公告)日:2024-11-19
申请号:US18077191
申请日:2022-12-07
Applicant: United Microelectronics Corp.
Inventor: Zhirui Sheng , Hui-Ling Chen , Chung-Hsing Kuo , Chun-Ting Yeh , Ming-Tse Lin , Chien En Hsu
IPC: H01L21/66 , H01L23/00 , H01L25/00 , H01L25/065
Abstract: A structure of semiconductor device is provided, including a first circuit structure, formed on a first substrate. A first test pad is disposed on the first substrate. A second circuit structure is formed on a second substrate. A second test pad is disposed on the second substrate. A first bonding pad of the first circuit structure is bonded to a second bonding pad of the second circuit structure. One of the first test pad and the second test pad is an inner pad while another one of the first test pad and the second test pad is an outer pad, wherein the outer pad surrounds the inner pad.
-
64.
公开(公告)号:US20240379492A1
公开(公告)日:2024-11-14
申请号:US18780438
申请日:2024-07-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L23/367 , H01L21/768 , H01L23/00 , H01L23/373 , H01L23/48 , H01L23/485 , H01L25/00 , H01L25/07
Abstract: A semiconductor structure with a heat dissipation structure includes a first device wafer includes a front side and a back side. A first transistor is disposed on the front side. The first transistor includes a first gate structure disposed on the front side. Two first source/drain doping regions are embedded within the first device wafer at two side of the first gate structure. A channel region is disposed between the two first source/drain doping regions and embedded within the first device wafer. A first dummy metal structure contacts the back side of the first device wafer, and overlaps the channel region.
-
公开(公告)号:US12142676B2
公开(公告)日:2024-11-12
申请号:US18227329
申请日:2023-07-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Yu Yang , Hsun-Wen Wang
IPC: H01L29/778 , H01L29/06 , H01L29/66
Abstract: A method for forming a high electron mobility transistor includes the steps of forming an epitaxial stack on a substrate, forming a gate structure on the epitaxial stack, forming an insulating layer covering the epitaxial stack and the gate structure, forming a passivation layer on the insulating layer, forming an opening on the gate structure and through the passivation layer to expose the insulating layer, and removing a portion of the insulating layer through the opening to form an air gap between the gate structure and the passivation layer.
-
公开(公告)号:US20240373756A1
公开(公告)日:2024-11-07
申请号:US18773480
申请日:2024-07-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Si-Han Tsai , Ching-Hua Hsu , Chen-Yi Weng , Po-Kai Hsu , Jing-Yin Jhang
Abstract: A magnetic random access memory (MRAM) device includes a first magnetic tunneling junction (MTJ) on a substrate, a first top electrode on the first MTJ, and a passivation layer around the first MTJ. Preferably, the passivation layer includes a V-shape and a valley point of the V-shape is higher than a top surface of the first top electrode.
-
公开(公告)号:US20240371703A1
公开(公告)日:2024-11-07
申请号:US18773598
申请日:2024-07-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8234 , H01L27/088 , H01L29/06
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, a first isolation structure on the SDB structure, a shallow trench isolation (STI) adjacent to the SDB structure, and a second isolation structure on the STI. Preferably, the first isolation structure further includes a cap layer on the SDB structure and a dielectric layer on the cap layer.
-
公开(公告)号:US20240371695A1
公开(公告)日:2024-11-07
申请号:US18204398
申请日:2023-06-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chuan-Lan Lin , Yu-Ping Wang , Chien-Ting Lin , Chu-Fu Lin , Chun-Ting Yeh , Chung-Hsing Kuo
Abstract: A method for fabricating a semiconductor device includes the steps of first providing a wafer, forming a scribe line on a front side of the wafer, performing a plasma dicing process to dice the wafer along the scribe line without separating the wafer completely, performing a laminating process to form a tape on the front side of the wafer, performing a grinding process on a backside of the wafer, and then performing an expanding process to divide the wafer into chips.
-
公开(公告)号:US20240365677A1
公开(公告)日:2024-10-31
申请号:US18329588
申请日:2023-06-06
Applicant: United Microelectronics Corp.
Inventor: Jia-Rong Wu , Yi-An Shih , Hsiu-Hao Hu , I-Fan Chang , Rai-Min Huang , Po Kai Hsu
Abstract: Provided is a semiconductor device including a substrate, a first interconnection structure, and an MTJ device. The first interconnection structure is disposed on the substrate. The MTJ device is reversely bonded to the first interconnection structure. The MTJ device includes a first electrode layer, a second electrode layer and an MTJ stack structure. The first electrode layer is bonded to the first interconnect structure. The second electrode layer is located above the first electrode layer. The MTJ stack structure is located between the first and second electrode layers. The MTJ stack structure includes a first barrier layer, a free layer and a reference layer. The first barrier layer is located between the first and second electrode layers. The free layer is located between the first barrier layer and the first electrode layer. The reference layer is located between the first barrier layer and the second electrode layer.
-
公开(公告)号:US20240363430A1
公开(公告)日:2024-10-31
申请号:US18203654
申请日:2023-05-31
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Yi Wang , Wei-Che Chen , Hung-Chun Lee , Yun-Yang He , Wei-Hao Chang , Chang-Yih Chen , Kun-Szu Tseng , Yao-Jhan Wang , Ying-Hsien Chen
IPC: H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/66 , H01L29/78
CPC classification number: H01L21/823481 , H01L21/823431 , H01L27/0886 , H01L29/0607 , H01L29/66795 , H01L29/7851 , H01L29/66545
Abstract: A method for fabricating a semiconductor device includes the steps of first providing a substrate having an active region as the substrate includes a medium-voltage (MV) region and a low-voltage (LV) region, forming a first divot adjacent to one side of the active region, forming a second divot adjacent to another side of the active region, forming a first liner in the first divot and the second divot and on the substrate of the MV region and LV region, forming a second liner on the first liner, and then removing the second liner, the first liner, and the substrate on the LV region for forming a fin-shaped structure.
-
-
-
-
-
-
-
-
-