Multiple edge enabled patterning
    1.
    发明授权
    Multiple edge enabled patterning 有权
    多边缘启用图案化

    公开(公告)号:US08730473B2

    公开(公告)日:2014-05-20

    申请号:US12892403

    申请日:2010-09-28

    Abstract: Provided is an alignment mark having a plurality of sub-resolution elements. The sub-resolution elements each have a dimension that is less than a minimum resolution that can be detected by an alignment signal used in an alignment process. Also provided is a semiconductor wafer having first, second, and third patterns formed thereon. The first and second patterns extend in a first direction, and the third pattern extend in a second direction perpendicular to the first direction. The second pattern is separated from the first pattern by a first distance measured in the second direction. The third pattern is separated from the first pattern by a second distance measured in the first direction. The third pattern is separated from the second pattern by a third distance measured in the first direction. The first distance is approximately equal to the third distance. The second distance is less than twice the first distance.

    Abstract translation: 提供具有多个次分辨率元素的对准标记。 子分辨率元素各自具有小于可由对准过程中使用的对准信号检测的最小分辨率的维度。 还提供了其上形成有第一,第二和第三图案的半导体晶片。 第一和第二图案在第一方向上延伸,并且第三图案沿垂直于第一方向的第二方向延伸。 第二图案与第一图案分离在第二方向上测量的第一距离。 第三图案与第一图案分离在第一方向上测量的第二距离。 第三图案与第二图案分离在第一方向上测量的第三距离。 第一距离近似等于第三距离。 第二距离小于第一距离的两倍。

    METHODS FOR SMALL TRENCH PATTERNING USING CHEMICAL AMPLIFIED PHOTORESIST COMPOSITIONS
    2.
    发明申请
    METHODS FOR SMALL TRENCH PATTERNING USING CHEMICAL AMPLIFIED PHOTORESIST COMPOSITIONS 有权
    使用化学放大光电组合物小型化图案的方法

    公开(公告)号:US20130155381A1

    公开(公告)日:2013-06-20

    申请号:US13328278

    申请日:2011-12-16

    Abstract: A method for forming a pattern on a substrate is described. The method includes providing a substrate, forming a photosensitive layer over the substrate, exposing the photosensitive layer to a first exposure energy through a first mask, exposing the photosensitive layer to a second exposure energy through a second mask, baking the photosensitive layer, and developing the exposed photosensitive layer. The photosensitive layer includes a polymer that turns soluble to a developer solution, at least one photo-acid generator (PAG), and at least one photo-base generator (PBG). A portion of the layer exposed to the second exposure energy overlaps with a portion exposed to the first exposure energy.

    Abstract translation: 描述了在基板上形成图案的方法。 该方法包括提供衬底,在衬底上形成感光层,将感光层暴露于通过第一掩模的第一曝光能量,将感光层暴露于通过第二掩模的第二曝光能量,烘烤感光层和显影 曝光的感光层。 感光层包括使可溶于显影剂溶液的聚合物,至少一种光酸产生剂(PAG)和至少一种光产生剂(PBG)。 暴露于第二曝光能量的层的一部分与暴露于第一曝光能量的部分重叠。

    Gate driver structure of TFT-LCD display
    3.
    发明申请
    Gate driver structure of TFT-LCD display 有权
    TFT-LCD显示器的栅极驱动器结构

    公开(公告)号:US20080158204A1

    公开(公告)日:2008-07-03

    申请号:US11819082

    申请日:2007-06-25

    Abstract: A gate driver structure of TFT-LCD display, comprising: a plurality of first level shifters, each input terminal of which being connected with an input signal; a plurality of output buffers with a plurality of output terminals, each input terminal of the output buffers being connected with each output terminal of the first level shifters; a second level shifter, the input terminal of which being connected with a low voltage signal and the first output terminal of which being connected with a plurality of first level shifters. In addition, the connecting wires between each output terminal of the plurality of first level shifters and each input terminal of the plurality of output buffers are in parallel with a pair of first MOS and second MOS daisy-chained together. The gate of each first MOS is connected with the output terminal of output buffer of the previous cell, and the gate of each second MOS is connected with the second output terminal of the second level shifter.

    Abstract translation: TFT-LCD显示器的栅极驱动器结构,包括:多个第一电平移位器,每个输入端与输入信号连接; 具有多个输出端的多个输出缓冲器,所述输出缓冲器的每个输入端与所述第一电平移位器的每个输出端连接; 第二电平移位器,其输入端与低电压信号连接,其第一输出端与多个第一电平移位器连接。 此外,多个第一电平移位器的每个输出端子与多个输出缓冲器的每个输入端子之间的连接线与一对第一MOS和第二MOS串联在一起并联。 每个第一MOS的栅极与前一单元的输出缓冲器的输出端连接,并且每个第二MOS的栅极与第二电平移位器的第二输出端连接。

    Structure Design and Fabrication on Photomask For Contact Hole Manufacturing Process Window Enhancement
    4.
    发明申请
    Structure Design and Fabrication on Photomask For Contact Hole Manufacturing Process Window Enhancement 有权
    用于接触孔制造工艺窗口增强的光掩模的结构设计和制造

    公开(公告)号:US20080131790A1

    公开(公告)日:2008-06-05

    申请号:US11565743

    申请日:2006-12-01

    CPC classification number: G03F1/32 G03F1/36

    Abstract: The present disclosure provides a mask. The mask includes a substrate; a first attenuating layer disposed on the substrate, having a first material and a first thickness corresponding to a phase shift; and a second attenuating layer having a second material and disposed on the first attenuating layer. The first and second attenuating layers define a first feature having a first opening extending through the first and second attenuating layers; and a second feature having a second opening extending through the second attenuating layer and exposing the first attenuating layer. One of the first and second features is a main feature and the other one is an assistant feature proximate to the main feature.

    Abstract translation: 本公开提供了一种掩模。 掩模包括基底; 设置在所述基板上的第一衰减层,具有对应于相移的第一材料和第一厚度; 以及具有第二材料并设置在第一衰减层上的第二衰减层。 第一和第二衰减层限定第一特征,其具有延伸穿过第一和第二衰减层的第一开口; 以及具有延伸穿过第二衰减层并暴露第一衰减层的第二开口的第二特征。 第一和第二特征之一是主要特征,另一个是靠近主要特征的辅助功能。

    Method for forming via-first dual damascene interconnect structure
    5.
    发明授权
    Method for forming via-first dual damascene interconnect structure 有权
    用于形成通孔第一双镶嵌互连结构的方法

    公开(公告)号:US06458705B1

    公开(公告)日:2002-10-01

    申请号:US09874522

    申请日:2001-06-06

    CPC classification number: H01L21/76808

    Abstract: In accordance with the present invention, a method for forming a via-first dual damascene interconnect structure by using gap-filling material whose thickness is easily controlled by a developer is provided. The essential part of the present invention is the application of gap-filling materials such as novolak, PHS, acrylate, methacrylate, and COMA to fill vias. Filling vias with these materials can get a greater planar topography for trench patterning due to its excellent gap-filling capacity, protect the bottom of vias from damage during the trench etch, and prevent the fence problem by using a developer to control its thickness in vias.

    Abstract translation: 根据本发明,提供了一种通过使用其厚度容易由显影剂控制的间隙填充材料形成通孔 - 第一双镶嵌互连结构的方法。 本发明的主要部分是填充空隙填充材料如酚醛清漆,PHS,丙烯酸酯,甲基丙烯酸酯和COMA以填充通孔。 这些材料的填充通孔可以获得更大的平面形状,用于沟槽图案化,由于其优异的间隙填充能力,保护通孔的底部不受沟槽蚀刻期间的损坏,并通过使用显影剂来控制其通孔中的厚度来防止栅栏问题 。

    ELECTRICAL CONNECTOR
    7.
    发明申请
    ELECTRICAL CONNECTOR 审中-公开
    电气连接器

    公开(公告)号:US20120171893A1

    公开(公告)日:2012-07-05

    申请号:US12980331

    申请日:2010-12-29

    CPC classification number: H01R13/6273

    Abstract: An electrical connector includes an insulating housing which has a base. Each side surface of the base protrudes outward to form a fixing block and a guiding block. A receiving groove is formed between the fixing block and the guiding block. A plurality of signal terminals are disposed in the insulating housing. A pair of positioning members each has a fixing board fastened in the fixing block. A front end of the fixing board extends frontward and then is arched oppositely to the base to form a flexible board elastically received in the receiving groove and has the apex project out of the receiving groove. When the electrical connector is inserted into the inserting mouth, the guiding block slips into the receiving fillister. The apex of the flexible board slips over the corresponding clipping element and then is restrained by the clipping element.

    Abstract translation: 电连接器包括具有基座的绝缘壳体。 基座的每个侧表面向外突出以形成固定块和引导块。 在固定块和引导块之间形成接收槽。 多个信号端子设置在绝缘壳体中。 一对定位构件各自具有紧固在固定块中的固定板。 固定板的前端向前延伸,然后与基座相对地拱形,以形成弹性地容纳在接收槽中的柔性板,并且具有从接收槽突出的顶点。 当电连接器插入到插入口中时,引导块滑入接收容器中。 柔性板的顶点滑过相应的剪切元件,然后被剪切元件约束。

    END-CUT FIRST APPROACH FOR CRITICAL DIMENSION CONTROL
    8.
    发明申请
    END-CUT FIRST APPROACH FOR CRITICAL DIMENSION CONTROL 有权
    用于关键尺寸控制的最终方法

    公开(公告)号:US20110124134A1

    公开(公告)日:2011-05-26

    申请号:US12625957

    申请日:2009-11-25

    Abstract: A method for fabricating a semiconductor device is disclosed. The method includes forming at least one material layer over a substrate; performing an end-cut patterning process to form an end-cut pattern overlying the at least one material layer; transferring the end-cut pattern to the at least one material layer; performing a line-cut patterning process after the end-cut patterning process to form a line-cut pattern overlying the at least one material layer; and transferring the line-cut pattern to the at least one material layer.

    Abstract translation: 公开了一种制造半导体器件的方法。 该方法包括在衬底上形成至少一个材料层; 执行端切割图案化工艺以形成覆盖所述至少一个材料层的端部切割图案; 将所述切割图案转印到所述至少一个材料层; 在切割图案化工艺之后进行线切割图案化工艺以形成覆盖至少一个材料层的线切割图案; 以及将所述切线图案转移到所述至少一个材料层。

    DEVICE AND METHODS FOR SMALL TRENCH PATTERNING
    10.
    发明申请
    DEVICE AND METHODS FOR SMALL TRENCH PATTERNING 有权
    小型图案的装置和方法

    公开(公告)号:US20130175637A1

    公开(公告)日:2013-07-11

    申请号:US13343818

    申请日:2012-01-05

    Applicant: Ya Hui Chang

    Inventor: Ya Hui Chang

    Abstract: A semiconductor device and methods for small trench patterning are disclosed. The device includes a plurality of gate structures and sidewall spacers, and an etch buffer layer disposed over the sidewall spacers. The etch buffer layer includes an overhang component disposed on the upper portion of the sidewall spacers with an edge that extends laterally. The width between the edges of adjacent overhang components is narrower than the width between adjacent sidewall spacers.

    Abstract translation: 公开了一种用于小沟槽图案化的半导体器件和方法。 该器件包括多个栅极结构和侧壁间隔物,以及设置在侧壁间隔物上的蚀刻缓冲层。 蚀刻缓冲层包括设置在侧壁间隔物的上部上的突出部分,其侧向延伸。 相邻突出部件的边缘之间的宽度比相邻侧壁间隔件之间的宽度窄。

Patent Agency Ranking