Method for reducing layout-dependent variations in semiconductor devices
    1.
    发明授权
    Method for reducing layout-dependent variations in semiconductor devices 有权
    减少半导体器件中与布局有关的变化的方法

    公开(公告)号:US07598130B2

    公开(公告)日:2009-10-06

    申请号:US11529091

    申请日:2006-09-28

    IPC分类号: H01L21/00

    摘要: A method for forming an integrated circuit includes providing a semiconductor substrate, forming a re-implantation blocking layer over the semiconductor substrate, forming a mask over the re-implantation blocking layer, patterning the mask to form an opening, wherein a portion of the re-implantation blocking layer is exposed through the opening, performing an implantation to introduce an impurity into a portion of the semiconductor substrate underlying the opening to form a well region, removing the mask, and removing the re-implantation blocking layer.

    摘要翻译: 一种用于形成集成电路的方法包括提供半导体衬底,在半导体衬底上形成再注入阻挡层,在重新注入阻挡层上形成掩模,图案化掩模以形成开口,其中一部分re 通过开口暴露植入阻挡层,进行注入以将杂质引入到开口下方的半导体衬底的一部分中以形成阱区,去除掩模,以及去除重新注入阻挡层。

    Semiconductor device having high drive current and method of manufacture therefor
    2.
    发明授权
    Semiconductor device having high drive current and method of manufacture therefor 有权
    具有高驱动电流的半导体器件及其制造方法

    公开(公告)号:US07545001B2

    公开(公告)日:2009-06-09

    申请号:US10722218

    申请日:2003-11-25

    IPC分类号: H01L23/62

    摘要: A semiconductor device including an isolation region located in a substrate, an NMOS device located partially over a surface of the substrate, and a PMOS device isolated from the NMOS device by the isolation region and located partially over the surface. A first one of the NMOS and PMOS devices includes one of: (1) first source/drain regions recessed within the surface; and (2) first source/drain regions extending from the surface. A second one of the NMOS and PMOS devices includes one of: (1) second source/drain regions recessed within the surface wherein the first source/drain regions extend from the surface; (2) second source/drain regions extending from the surface wherein the first source/drain regions are recessed within the surface; and (3) second source/drain regions substantially coplanar with the surface.

    摘要翻译: 包括位于衬底中的隔离区域的半导体器件,部分地位于衬底的表面上的NMOS器件以及通过隔离区域与NMOS器件隔离并且部分地位于表面上的PMOS器件。 NMOS和PMOS器件中的第一个包括以下之一:(1)凹陷在表面内的第一源极/漏极区域; 和(2)从表面延伸的第一源极/漏极区域。 NMOS和PMOS器件中的第二个包括以下之一:(1)凹陷在表面内的第二源极/漏极区域,其中第一源极/漏极区域从表面延伸; (2)从表面延伸的第二源极/漏极区域,其中第一源极/漏极区域在表面内凹陷; 和(3)基本上与表面共面的第二源极/漏极区域。

    SEMICONDUCTOR DEVICE WITH RAISED SPACERS
    3.
    发明申请
    SEMICONDUCTOR DEVICE WITH RAISED SPACERS 审中-公开
    具有放大间距的半导体器件

    公开(公告)号:US20080290380A1

    公开(公告)日:2008-11-27

    申请号:US11753374

    申请日:2007-05-24

    IPC分类号: H01L29/78 H01L21/336

    摘要: A semiconductor device includes a substrate and a gate formed on the substrate. A gate spacer is formed next to the gate. The gate spacer has a height greater than the height of the gate. A method of forming a semiconductor device includes providing a substrate with a gate layer. A hard mask layer is formed over the gate layer, and both layers are then etched using a pattern, forming a gate and a hard mask. A spacer layer is then deposited over the substrate, gate, and hard mask. The spacer layer is etched to form a gate spacer next to the gate. The hard mask is then removed.

    摘要翻译: 半导体器件包括衬底和形成在衬底上的栅极。 在栅极旁边形成栅极间隔物。 栅极间隔物的高度大于栅极的高度。 形成半导体器件的方法包括:提供具有栅极层的衬底。 在栅极层上形成硬掩模层,然后使用图案蚀刻两层,形成栅极和硬掩模。 然后将间隔层沉积在衬底,栅极和硬掩模上。 蚀刻间隔层以在栅极附近形成栅极间隔。 然后去除硬面罩。

    Recessed gate structure with reduced current leakage and overlap capacitance
    4.
    发明申请
    Recessed gate structure with reduced current leakage and overlap capacitance 失效
    嵌入式门结构具有减少的电流泄漏和重叠电容

    公开(公告)号:US20050127433A1

    公开(公告)日:2005-06-16

    申请号:US10728967

    申请日:2003-12-04

    摘要: A gate structure and method for forming the same the method including providing a silicon substrate including one of N and P-well doped regions and an overlying the CVD silicon oxide layer; forming an opening in the CVD silicon oxide layer to include a recessed area extending into a thickness portion of the silicon substrate; thermally growing a gate oxide over exposed silicon substrate portions of the recessed area; backfilling the opening with polysilicon; planarizing the polysilicon to the opening level to reveal the silicon oxide layer; and, selectively removing the silicon oxide layer to form a recessed gate structure.

    摘要翻译: 一种用于形成该方法的栅极结构和方法,包括提供包括N阱和P阱掺杂区域之一的硅衬底以及覆盖所述CVD氧化硅层的方法; 在所述CVD氧化硅层中形成开口以包括延伸到所述硅衬底的厚度部分的凹陷区域; 在凹陷区域的暴露的硅衬底部分上热生长栅极氧化物; 用多晶硅回填开口; 将多晶硅平坦化至开口水平以显示氧化硅层; 并且选择性地去除氧化硅层以形成凹陷栅极结构。

    Semiconductor device having high drive current and method of manufacture therefor
    5.
    发明申请
    Semiconductor device having high drive current and method of manufacture therefor 有权
    具有高驱动电流的半导体器件及其制造方法

    公开(公告)号:US20050110082A1

    公开(公告)日:2005-05-26

    申请号:US10722218

    申请日:2003-11-25

    摘要: A semiconductor device including an isolation region located in a substrate, an NMOS device located partially over a surface of the substrate, and a PMOS device isolated from the NMOS device by the isolation region and located partially over the surface. A first one of the NMOS and PMOS devices includes one of: (1) first source/drain regions recessed within the surface; and (2) first source/drain regions extending from the surface. A second one of the NMOS and PMOS devices includes one of: (1) second source/drain regions recessed within the surface wherein the first source/drain regions extend from the surface; (2) second source/drain regions extending from the surface wherein the first source/drain regions are recessed within the surface; and (3) second source/drain regions substantially coplanar with the surface.

    摘要翻译: 包括位于衬底中的隔离区域的半导体器件,部分地位于衬底的表面上的NMOS器件以及通过隔离区域与NMOS器件隔离并且部分地位于表面上的PMOS器件。 NMOS和PMOS器件中的第一个包括以下之一:(1)凹陷在表面内的第一源极/漏极区域; 和(2)从表面延伸的第一源极/漏极区域。 NMOS和PMOS器件中的第二个包括以下之一:(1)凹陷在表面内的第二源极/漏极区域,其中第一源极/漏极区域从表面延伸; (2)从表面延伸的第二源极/漏极区域,其中第一源极/漏极区域在表面内凹陷; 和(3)基本上与表面共面的第二源极/漏极区域。

    Semiconductor device including an arrangement for suppressing short channel effects
    7.
    发明授权
    Semiconductor device including an arrangement for suppressing short channel effects 有权
    包括用于抑制短信道效应的装置的半导体装置

    公开(公告)号:US08354718B2

    公开(公告)日:2013-01-15

    申请号:US11751959

    申请日:2007-05-22

    IPC分类号: H01L21/02

    CPC分类号: H01L29/1083 H01L29/66636

    摘要: An apparatus comprising a substrate of first dopant type and first dopant concentration; pocket regions in the substrate and having the first dopant type and a second dopant concentration greater than the first dopant concentration; a gate stack over the substrate and laterally between the pocket regions; first and second source/drain regions on opposing sides of the gate stack and vertically between the gate stack and the pocket regions, the first and second source/drain regions having a second dopant type opposite the first dopant type and a third dopant concentration; and third and fourth source/drain regions having the second dopant type and a fourth dopant concentration that is greater than the third dopant concentration, wherein the pocket regions are between the third and fourth source/drain regions, and the third and fourth source/drain regions are vertically between the first and second source/drain regions and a bulk portion of the substrate.

    摘要翻译: 一种装置,包括第一掺杂剂型和第一掺杂剂浓度的衬底; 并且具有大于第一掺杂剂浓度的第一掺杂剂类型和第二掺杂剂浓度; 在所述衬底上方的栅堆叠,并且在所述袋区域之间横向; 第一和第二源极/漏极区域在栅极堆叠的相对侧上并且垂直地在栅极堆叠层与凹穴区域之间,第一和第二源极/漏极区域具有与第一掺杂剂类型相反的第二掺杂剂类型和第三掺杂剂浓度; 以及具有大于第三掺杂剂浓度的第二掺杂剂类型和第四掺杂剂浓度的第三和第四源极/漏极区域,其中所述穴状区域在第三和第四源极/漏极区域之间,并且第三和第四源极/漏极 区域在第一和第二源极/漏极区域之间以及基板的主体部分之间是垂直的。

    Electrostatic discharge device protection structure

    公开(公告)号:US06800516B2

    公开(公告)日:2004-10-05

    申请号:US10348387

    申请日:2003-01-21

    IPC分类号: H01L21336

    摘要: The problem of gate oxide damage as a result of electrostatic discharges has been overcome by including within the drain of the ESD protection device a region having very high defect density. Its depth within the drain is such that no action occurs when applied voltages are low. However, when a high voltage is applied, the depletion layer grows wide enough to touch this region thereby allowing substantial current flow into the substrate which results in lowering the voltage to a safe level. The high defect density region is formed through ion implantation of relatively heavy ions such as germanium. This is done after completion of the normal manufacturing process including SALICIDATION, no significant heating of the device after that being permitted.

    Method of forming a self-aligned twin well structure with a single mask
    9.
    发明授权
    Method of forming a self-aligned twin well structure with a single mask 失效
    用单一掩模形成自对准双阱结构的方法

    公开(公告)号:US06703187B2

    公开(公告)日:2004-03-09

    申请号:US10043861

    申请日:2002-01-09

    IPC分类号: G03F726

    摘要: An improved method for forming a self-aligned twin well structure for use in a CMOS semiconductor device including providing a substrate for forming a twin well structure therein; forming an implant masking layer over the substrate to include a process surface said masking layer patterned to expose a first portion of the process surface for implanting ions; subjecting the first portion of the process surface to a first ion implantation process to form a first doped region included in the substrate; forming an implant blocking layer including a material that is selectively etchable to the implant masking layer over the first portion of the process surface; removing the implant masking layer to expose a second portion of the process surface; and, subjecting the second portion of the process surface to a second ion implantation process to form a second doped region disposed adjacent to the first doped region.

    摘要翻译: 一种用于形成用于CMOS半导体器件的自对准双阱结构的改进方法,包括提供用于在其中形成双阱结构的衬底; 在所述衬底上形成注入掩模层以包括工艺表面,所述掩模层被图案化以暴露所述工艺表面的第一部分以用于注入离子; 使处理表面的第一部分经受第一离子注入工艺以形成包括在衬底中的第一掺杂区; 形成植入阻挡层,所述植入物阻挡层包括在所述过程表面的所述第一部分上可选择地蚀刻到所述植入物掩模层的材料; 去除所述植入物掩模层以暴露所述工艺表面的第二部分; 以及对所述工艺表面的第二部分进行第二离子注入工艺以形成邻近所述第一掺杂区域设置的第二掺杂区域。

    Tunnel field-effect transistor with metal source
    10.
    发明授权
    Tunnel field-effect transistor with metal source 有权
    隧道场效应晶体管与金属源

    公开(公告)号:US08587075B2

    公开(公告)日:2013-11-19

    申请号:US12273409

    申请日:2008-11-18

    IPC分类号: H01L29/78

    CPC分类号: H01L29/7391 H01L29/66356

    摘要: A semiconductor device includes a channel region; a gate dielectric over the channel region; and a gate electrode over the gate dielectric. A first source/drain region is adjacent the gate dielectric, wherein the first source/drain region is a semiconductor region and of a first conductivity type. A second source/drain region is on an opposite side of the channel region than the first source/drain region, wherein the second source/drain region is a metal region. A pocket region of a second conductivity type opposite the first conductivity type is horizontally between the channel region and the second source/drain region.

    摘要翻译: 半导体器件包括沟道区; 沟道区上的栅极电介质; 以及在栅极电介质上的栅电极。 第一源极/漏极区域与栅极电介质相邻,其中第一源极/漏极区域是半导体区域并且具有第一导电类型。 第二源极/漏极区域在沟道区域的与第一源极/漏极区域相反的一侧上,其中第二源极/漏极区域是金属区域。 与第一导电类型相反的第二导电类型的口袋区域在沟道区域和第二源极/漏极区域之间是水平的。