Method for merging versions of a model in an object oriented repository
    1.
    发明授权
    Method for merging versions of a model in an object oriented repository 有权
    在面向对象的存储库中合并模型的版本的方法

    公开(公告)号:US06415299B1

    公开(公告)日:2002-07-02

    申请号:US09547642

    申请日:2000-04-12

    IPC分类号: G06F1730

    摘要: A computer-implemented method is provided for merging a source version into a target version of a model in an object oriented repository. The method comprises the steps of building a first list as a collection of versions that occur only in a history of the source version; and, building a second list as a collection of versions that occur only in a history of the target version. Next, a dual history is created as a union of the first and second lists. After this, either the first or the second list is identified as the non-preferred history wherein either the source or the target version is preferred. The first list is then added to the history of the target version. Any conflicts occurring in the dual history are next reported; and, such conflicts are resolved by adding the target version to a list of end versions on each conflicting attribute value and link occurring in the non-preferred history.

    摘要翻译: 提供了一种计算机实现的方法,用于将源版本合并到面向对象的存储库中的模型的目标版本。 该方法包括以下步骤:将第一列表构建为仅在源版本的历史中发生的版本的集合; 并将第二个列表构建为仅在目标版本的历史中发生的版本集合。 接下来,创建双历史作为第一和第二列表的联合。 之后,将第一或第二列表识别为非首选历史,其中源或目标版本优选。 然后将第一个列表添加到目标版本的历史记录中。 下一次报道双历史上发生的任何冲突; 并且通过将目标版本添加到在非优选历史记录中发生的每个冲突属性值和链接的最终版本列表来解决这些冲突。

    Method for maintaining a version history of objects in a repository
    2.
    发明授权
    Method for maintaining a version history of objects in a repository 有权
    在存储库中维护对象的版本历史的方法

    公开(公告)号:US06453324B1

    公开(公告)日:2002-09-17

    申请号:US09539260

    申请日:2000-03-30

    IPC分类号: G06F1730

    摘要: An improved computer-implemented method is disclosed, which maintains a version history of objects in a repository. Modifications to property values and links are tracked with respect to versions of a model. The method includes the steps of maintaining a start version and a list of end versions for each object in the model and maintaining a start version and a list of end versions for each attribute value in the model. Moreover, in response to a request for objects in a class with respect to a current version, only those objects whose start version is in the history of the current version and whose end versions are not in the history of the current version are retrieved. Also, in response to a request for attribute values of an object with respect to a current version, only those values whose start version is in the history of the current version and whose end versions are not in the history of the current version are retrieved.

    摘要翻译: 公开了一种改进的计算机实现的方法,其维护存储库中的对象的版本历史。 关于模型的版本跟踪属性值和链接的修改。 该方法包括以下步骤:维护模型中每个对象的起始版本和最终版本列表,并维护模型中每个属性值的起始版本和最终版本列表。 此外,响应于针对当前版本的类中的对象的请求,仅检索起始版本在当前版本的历史中并且其最终版本不在当前版本的历史中的那些对象。 此外,响应于对当前版本的对象的属性值的请求,仅检索起始版本在当前版本的历史中并且其最终版本不在当前版本的历史中的那些值。

    Method of making a controlled seam laminated magnetic core for high frequency on-chip power inductors
    5.
    发明授权
    Method of making a controlled seam laminated magnetic core for high frequency on-chip power inductors 有权
    制造用于高频片上功率电感器的可控缝层压磁芯的方法

    公开(公告)号:US08314676B1

    公开(公告)日:2012-11-20

    申请号:US13098656

    申请日:2011-05-02

    IPC分类号: H01F5/00 H01F7/06 H01L27/08

    摘要: A controlled seam magnetic core lamination utilizable in an inductor structure includes a magnetic base and first and second spaced-apart magnetic sidewalls extending substantially orthogonally from the base to define a seam therebetween. The controlled seam magnetic core lamination is utilizable in an inductor structure that includes: a non-conductive lower mold; a plurality of spaced-apart controlled seam lower laminations formed in the lower mold, each magnetic lower lamination having a horizontal base and first and second spaced-apart sidewalls extending substantially vertically upward from the base to define a seam therebetween; a non-conductive isolation layer formed on the lower mold and the magnetic lower laminations; a conductive trace formed on the isolation layer; a non-conductive upper mold formed over the isolation layer and the conductive trace; and a plurality of spaced-apart controlled seam magnetic upper laminations formed in the upper mold, each magnetic upper lamination having a horizontal base and first and second spaced-apart sidewalls that extend substantially vertically upward from the base to define a seam therebetween.

    摘要翻译: 可用于电感器结构的受控接缝磁芯层叠体包括磁性基座和从基座基本正交地延伸的第一和第二隔开的磁性侧壁,以在其间限定接缝。 受控接缝磁芯层叠可用于电感器结构,其包括:非导电下模; 形成在下模具中的多个间隔开的受控接缝下层叠片,每个磁下层层叠件具有水平底座以及从底座基本垂直向上延伸的第一和第二间隔开的侧壁,以在其间限定接缝; 形成在下模具和磁性下层叠板上的非导电隔离层; 形成在隔离层上的导电迹线; 形成在隔离层和导电迹线上的非导电上模; 以及形成在上模具中的多个间隔开的受控接缝磁性上层叠片,每个磁性上层压板具有水平底座和第一和第二隔开的侧壁,其从基座基本上垂直向上延伸以在其间限定接缝。

    METHOD OF MAKING A CONTROLLED SEAM LAMINATED MAGNETIC CORE FOR HIGH FREQUENCY ON-CHIP POWER INDUCTORS
    6.
    发明申请
    METHOD OF MAKING A CONTROLLED SEAM LAMINATED MAGNETIC CORE FOR HIGH FREQUENCY ON-CHIP POWER INDUCTORS 有权
    制造用于高频片上功率电感器的受控海绵层压磁芯的方法

    公开(公告)号:US20120280781A1

    公开(公告)日:2012-11-08

    申请号:US13098656

    申请日:2011-05-02

    IPC分类号: H01F27/24 H01F41/02

    摘要: A controlled seam magnetic core lamination utilizable in an inductor structure includes a magnetic base and first and second spaced-apart magnetic sidewalls extending substantially orthogonally from the base to define a seam therebetween. The controlled seam magnetic core lamination is utilizable in an inductor structure that includes: a non-conductive lower mold; a plurality of spaced-apart controlled seam lower laminations formed in the lower mold, each magnetic lower lamination having a horizontal base and first and second spaced-apart sidewalls extending substantially vertically upward from the base to define a seam therebetween; a non-conductive isolation layer formed on the lower mold and the magnetic lower laminations; a conductive trace formed on the isolation layer; a non-conductive upper mold formed over the isolation layer and the conductive trace; and a plurality of spaced-apart controlled seam magnetic upper laminations formed in the upper mold, each magnetic upper lamination having a horizontal base and first and second spaced-apart sidewalls that extend substantially vertically upward from the base to define a seam therebetween.

    摘要翻译: 可用于电感器结构的受控接缝磁芯层叠体包括磁性基座和从基座基本正交地延伸的第一和第二隔开的磁性侧壁,以在其间限定接缝。 受控接缝磁芯层叠可用于电感器结构,其包括:非导电下模; 形成在下模具中的多个间隔开的受控接缝下层叠片,每个磁下层片具有水平底座和第一和第二间隔开的侧壁,从侧面基本垂直向上延伸以在其间限定接缝; 形成在下模具和磁性下层叠板上的非导电隔离层; 形成在隔离层上的导电迹线; 形成在隔离层和导电迹线上的非导电上模; 以及形成在上模具中的多个间隔开的受控接缝磁性上层叠片,每个磁性上层压板具有水平底座和第一和第二隔开的侧壁,其从基座基本上垂直向上延伸以在其间限定接缝。

    Method and system for forming a capacitive micromachined ultrasonic transducer
    7.
    发明授权
    Method and system for forming a capacitive micromachined ultrasonic transducer 有权
    用于形成电容微加工超声换能器的方法和系统

    公开(公告)号:US08222065B1

    公开(公告)日:2012-07-17

    申请号:US12587139

    申请日:2009-10-02

    IPC分类号: H01L29/72

    CPC分类号: B06B1/0292 H01L27/0688

    摘要: A method for forming a capacitive micromachined ultrasonic transducer (CMUT) is provided that includes forming oxide features outwardly of a CMUT control chip in a silicon wafer. The oxide features are planarized. A silicon-on-insulator (SOI) wafer is bonded to the planarized oxide features. For a particular embodiment, the SOI wafer comprises a single crystal epitaxial layer, a buried oxide layer and a silicon layer, and the single crystal epitaxial layer is bonded to the planarized oxide features, after which the silicon layer and the buried oxide layer of the SOI wafer are removed, leaving the single crystal epitaxial layer bonded to the oxide layer.

    摘要翻译: 提供一种用于形成电容微加工超声换能器(CMUT)的方法,其包括在硅晶片中的CMUT控制芯片外部形成氧化物特征。 氧化物的特征被平坦化。 绝缘体上硅(SOI)晶片与平坦化的氧化物特征结合。 对于特定实施例,SOI晶片包括单晶外延层,掩埋氧化物层和硅层,并且单晶外延层结合到平坦化的氧化物特征,之后硅层和掩埋氧化物层 去除SOI晶片,留下单晶外延层与氧化物层结合。

    Method of Batch Trimming Circuit Elements
    8.
    发明申请
    Method of Batch Trimming Circuit Elements 有权
    批量修剪电路元件的方法

    公开(公告)号:US20120161294A1

    公开(公告)日:2012-06-28

    申请号:US12978492

    申请日:2010-12-24

    摘要: Multiple wafers that each has multiple high-precision circuits and corresponding trim control circuits are batch trimmed in a process where each wafer is formed to include openings that expose trimmable circuit elements that are internal to the circuitry of the high-precision circuits. The high-precision circuits and trim control circuits are electrically activated during the trimming phase by metal traces that run along the saw streets. The method attaches a wafer contact structure to each wafer to electrically activate the metal traces. The method places the wafers with the wafer contact structures into a solution where the exposed trimmable circuit elements are electroplated or anodized when the actual output voltage of a high-precision circuit does not match the predicted output voltage of the high-precision circuit.

    摘要翻译: 在每个晶片被形成为包括暴露高精度电路的电路内部的可调节电路元件的开口的过程中,每个具有多个高精度电路和相应的微调控制电路的多个晶片被批量修整。 高精度电路和微调控制电路在修整阶段通过沿着锯木街道行进的金属轨迹进行电激活。 该方法将晶片接触结构连接到每个晶片以电激活金属迹线。 该方法将具有晶片接触结构的晶片放置在当高精度电路的实际输出电压与高精度电路的预测输出电压不匹配时,暴露的可调节电路元件被电镀或阳极化的解决方案中。