Methods of producing integrated circuits with an air gap
    1.
    发明授权
    Methods of producing integrated circuits with an air gap 有权
    具有气隙的集成电路的制造方法

    公开(公告)号:US09431294B2

    公开(公告)日:2016-08-30

    申请号:US14525796

    申请日:2014-10-28

    Abstract: Integrated circuits and methods for producing the same are provided. A method for producing an integrated circuit includes forming an interconnect trench in a dielectric layer, and forming a conformal barrier layer overlying the dielectric layer and within the interconnect trench. A barrier spacer is formed by removing the conformal barrier layer from an interconnect trench bottom, and an interconnect is formed within the interconnect trench after forming the barrier spacer. An air gap trench is formed in the dielectric layer adjacent to the barrier spacer, and a top cap is formed overlying the interconnect and the air gap trench, where the top cap bridges the air gap trench to produce an air gap in the air gap trench.

    Abstract translation: 提供了集成电路及其制造方法。 一种用于制造集成电路的方法包括在电介质层中形成互连沟槽,以及形成覆盖在介电层上和互连沟槽内的共形阻挡层。 通过从互连沟槽底部去除共形阻挡层而形成阻挡间隔物,并且在形成阻挡间隔物之后在互连沟槽内形成互连。 在邻近阻挡间隔物的电介质层中形成气隙沟槽,并且顶盖形成在互连和气隙沟槽上方,顶盖与气隙沟槽连接,以在气隙沟槽中产生气隙 。

    METHODS FOR FABRICATING INTEGRATED CIRCUITS USING IMPROVED MASKS
    2.
    发明申请
    METHODS FOR FABRICATING INTEGRATED CIRCUITS USING IMPROVED MASKS 有权
    使用改进的掩模制作集成电路的方法

    公开(公告)号:US20150087149A1

    公开(公告)日:2015-03-26

    申请号:US14037774

    申请日:2013-09-26

    Abstract: Methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes forming a mask overlying a material to be etched by forming first hard mask segments overlying the material to be etched, forming sacrificial mandrels overlying the material to be etched and around each hard mask segment, forming second hard mask segments overlying the semiconductor substrate and adjacent each sacrificial mandrel, and removing the sacrificial mandrels to form first gaps surrounding each first hard mask segment, wherein each first gap is bounded by a respective first hard mask segment and an adjacent second hard mask segment. The method includes etching the material to be etched through the mask.

    Abstract translation: 提供了制造集成电路的方法。 在一个实施例中,制造集成电路的方法包括:通过形成覆盖待蚀刻材料的第一硬掩模段形成覆盖待蚀刻材料的掩模,形成覆盖待蚀刻材料和围绕每个硬掩模段的牺牲心轴, 形成覆盖所述半导体衬底并邻近所述牺牲心轴的第二硬掩模段,以及去除所述牺牲心轴以形成围绕每个第一硬掩模段的第一间隙,其中每个第一间隙由相应的第一硬掩模段和相邻的第二硬掩模 分割。 该方法包括通过掩模蚀刻待蚀刻的材料。

    UNIQUE BI-LAYER ETCH STOP TO PROTECT CONDUCTIVE STRUCTURES DURING A METAL HARD MASK REMOVAL PROCESS AND METHODS OF USING SAME
    7.
    发明申请
    UNIQUE BI-LAYER ETCH STOP TO PROTECT CONDUCTIVE STRUCTURES DURING A METAL HARD MASK REMOVAL PROCESS AND METHODS OF USING SAME 审中-公开
    金属硬掩模去除过程中独特的双层蚀刻保护导电结构及其使用方法

    公开(公告)号:US20160372413A1

    公开(公告)日:2016-12-22

    申请号:US14741636

    申请日:2015-06-17

    Abstract: One method includes, among other things, forming a bi-layer etch stop layer above a conductive contact comprised of titanium nitride, the bi-layer etch stop layer consisting of an upper second layer that is made of aluminum nitride, forming a patterned etch mask comprised of a layer of titanium nitride above a second layer of insulating material, with the bi-layer etch stop layer in position above the conductive contact, performing an etching process through the patterned etch mask to define a cavity in the second layer of insulating material, performing a second etching process to remove at least the layer of titanium nitride of the patterned etch mask, forming an opening in the bi-layer etch stop layer so as to thereby expose a portion of the conductive contact and forming a conductive structure in the cavity that is conductively coupled to the exposed portion of the conductive contact.

    Abstract translation: 一种方法包括在包括氮化钛的导电接触层之上形成双层蚀刻停止层,双层蚀刻停止层由由氮化铝制成的上部第二层组成,形成图案化的蚀刻掩模 包括在第二绝缘材料层上方的氮化钛层,双层蚀刻停止层位于导电接触点上方的位置,通过图案化的蚀刻掩模执行蚀刻工艺,以在第二绝缘材料层中限定空腔 ,执行第二蚀刻工艺以去除图案化蚀刻掩模的至少所述氮化钛层,在双层蚀刻停止层中形成开口,从而暴露导电接触的一部分并在其中形成导电结构 导电地耦合到导电触点的暴露部分的腔。

    INTEGRATED CIRCUITS WITH AN AIR GAP AND METHODS OF PRODUCING THE SAME
    8.
    发明申请
    INTEGRATED CIRCUITS WITH AN AIR GAP AND METHODS OF PRODUCING THE SAME 有权
    具有空气隙的集成电路及其生产方法

    公开(公告)号:US20160118292A1

    公开(公告)日:2016-04-28

    申请号:US14525796

    申请日:2014-10-28

    Abstract: Integrated circuits and methods for producing the same are provided. A method for producing an integrated circuit includes forming an interconnect trench in a dielectric layer, and forming a conformal barrier layer overlying the dielectric layer and within the interconnect trench. A barrier spacer is formed by removing the conformal barrier layer from an interconnect trench bottom, and an interconnect is formed within the interconnect trench after forming the barrier spacer. An air gap trench is formed in the dielectric layer adjacent to the barrier spacer, and a top cap is formed overlying the interconnect and the air gap trench, where the top cap bridges the air gap trench to produce an air gap in the air gap trench.

    Abstract translation: 提供了集成电路及其制造方法。 一种用于制造集成电路的方法包括在电介质层中形成互连沟槽,以及形成覆盖在介电层上和互连沟槽内的共形阻挡层。 通过从互连沟槽底部去除共形阻挡层而形成阻挡间隔物,并且在形成阻挡间隔物之后在互连沟槽内形成互连。 在邻近阻挡间隔物的电介质层中形成气隙沟槽,并且顶盖形成在互连和气隙沟槽上方,顶盖与气隙沟槽连接,以在气隙沟槽中产生气隙 。

    Methods for fabricating integrated circuits using improved masks
    9.
    发明授权
    Methods for fabricating integrated circuits using improved masks 有权
    使用改进掩模制造集成电路的方法

    公开(公告)号:US09165770B2

    公开(公告)日:2015-10-20

    申请号:US14037774

    申请日:2013-09-26

    Abstract: Methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes forming a mask overlying a material to be etched by forming first hard mask segments overlying the material to be etched, forming sacrificial mandrels overlying the material to be etched and around each hard mask segment, forming second hard mask segments overlying the semiconductor substrate and adjacent each sacrificial mandrel, and removing the sacrificial mandrels to form first gaps surrounding each first hard mask segment, wherein each first gap is bounded by a respective first hard mask segment and an adjacent second hard mask segment. The method includes etching the material to be etched through the mask.

    Abstract translation: 提供了制造集成电路的方法。 在一个实施例中,制造集成电路的方法包括:通过形成覆盖待蚀刻材料的第一硬掩模段形成覆盖待蚀刻材料的掩模,形成覆盖待蚀刻材料和围绕每个硬掩模段的牺牲心轴, 形成覆盖所述半导体衬底并邻近所述牺牲心轴的第二硬掩模段,以及去除所述牺牲心轴以形成围绕每个第一硬掩模段的第一间隙,其中每个第一间隙由相应的第一硬掩模段和相邻的第二硬掩模 分割。 该方法包括通过掩模蚀刻待蚀刻的材料。

Patent Agency Ranking