-
公开(公告)号:US10937693B2
公开(公告)日:2021-03-02
申请号:US16150026
申请日:2018-10-02
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong Xie , Andreas Knorr , Haiting Wang , Hui Zang
IPC: H01L21/768 , H01L29/66 , H01L21/285 , H01L21/02
Abstract: At least one method, apparatus and system disclosed herein involves forming local interconnect regions during semiconductor device manufacturing. A plurality of fins are formed on a semiconductor substrate. A gate region is over a portion of the fins. A trench silicide (TS) region is formed adjacent a portion of the gate region. The TS region comprises a first TS metal feature and a second TS metal feature. A bi-layer self-aligned contact (SAC) cap is formed over a first portion of the TS region and electrically coupled to a portion of the gate region. A portion of the bi-layer SAC cap is removed to form a first void. A first local interconnect feature is formed in the first void.
-
2.
公开(公告)号:US10825913B2
公开(公告)日:2020-11-03
申请号:US16144275
申请日:2018-09-27
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Haiting Wang , Ruilong Xie
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L27/02 , H01L21/8234
Abstract: A method, apparatus, and manufacturing system are disclosed for a fin field effect transistor having a reduced parasitic capacitance between a gate and a source/drain contact. In one embodiment, we disclose a semiconductor device including first and second fins; an isolation structure between the fins; first and second metal gates; a first dielectric body under the first metal gate and on the substrate between the first fin and the second fin, wherein a top of the first dielectric body is below a top of the first metal gate; and a second dielectric body in the second metal gate and on the substrate between the first fin and the second fin, wherein a top of the second dielectric body is at or above a top of the second metal gate.
-
公开(公告)号:US10797049B2
公开(公告)日:2020-10-06
申请号:US16170117
申请日:2018-10-25
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Haiting Wang , Chung Foong Tan , Guowei Xu , Ruilong Xie , Scott H. Beasor , Liu Jiang
IPC: H01L27/088 , H01L29/08 , H01L29/66 , H01L29/51 , H01L21/8234 , H01L29/49 , H01L29/78
Abstract: A FinFET structure having reduced effective capacitance and including a substrate having at least two fins thereon laterally spaced from one another, a metal gate over fin tops of the fins and between sidewalls of upper portions of the fins, source/drain regions in each fin on opposing sides of the metal gate, and a dielectric bar within the metal gate located between the sidewalls of the upper portions of the fins, the dielectric bar being laterally spaced away from the sidewalls of the upper portions of the fins within the metal gate.
-
公开(公告)号:US10784143B2
公开(公告)日:2020-09-22
申请号:US16263650
申请日:2019-01-31
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Haiting Wang , Guowei Xu , Hui Zang , Yue Zhong
IPC: H01L29/76 , H01L21/762 , H01L21/8238 , H01L21/3213 , H01L29/78 , H01L27/092 , H01L29/66
Abstract: Structures that include a field effect-transistor and methods of forming a structure that includes a field-effect transistor. A semiconductor fin has an upper portion and a lower portion, and a trench isolation region surrounds the lower portion of the semiconductor fin. The trench isolation region has a top surface arranged above the lower portion of the semiconductor fin and arranged below the upper portion of the semiconductor fin. A dielectric layer arranged over the top surface of the trench isolation region. The dielectric layer is composed of a low-k dielectric material.
-
公开(公告)号:US10763176B2
公开(公告)日:2020-09-01
申请号:US16668500
申请日:2019-10-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hui Zang , Scott Beasor , Haiting Wang
IPC: H01L21/8234 , H01L27/088 , H01L29/66 , H01L29/78
Abstract: One illustrative device disclosed includes a gate structure and a sidewall spacer positioned adjacent the gate structure, the sidewall spacer having an upper surface, wherein an upper portion of the gate structure is positioned above a level of the upper surface of the sidewall spacer. In this illustrative example, the device also includes a tapered upper surface on the upper portion of the gate structure and a gate cap, the gate cap being positioned above the tapered upper surface of the gate structure and above the upper surface of the sidewall spacer.
-
公开(公告)号:US10707175B2
公开(公告)日:2020-07-07
申请号:US15985838
申请日:2018-05-22
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Zhao , Minghao Tang , Rui Chen , Dongyue Yang , Haiting Wang , Erik Geiss , Scott Beasor
IPC: H01L23/544
Abstract: One illustrative example of an overlay mark disclosed herein includes four quadrants (I-IV). Each quadrant of the mark contains an inner periodic structure and an outer periodic structure. Each of the outer periodic structures includes a plurality of outer features. Each of the inner periodic structures includes a plurality of first inner groups, each of the first inner groups having a plurality of first inner features, each first inner group being oriented such that there is an end-to-end spacing relationship between each first inner group and a selected one of the outer features.
-
公开(公告)号:US20200126863A1
公开(公告)日:2020-04-23
申请号:US16668500
申请日:2019-10-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hui Zang , Scott Beasor , Haiting Wang
IPC: H01L21/8234 , H01L27/088 , H01L29/66 , H01L29/78
Abstract: One illustrative device disclosed includes a gate structure and a sidewall spacer positioned adjacent the gate structure, the sidewall spacer having an upper surface, wherein an upper portion of the gate structure is positioned above a level of the upper surface of the sidewall spacer. In this illustrative example, the device also includes a tapered upper surface on the upper portion of the gate structure and a gate cap, the gate cap being positioned above the tapered upper surface of the gate structure and above the upper surface of the sidewall spacer.
-
公开(公告)号:US10586736B2
公开(公告)日:2020-03-10
申请号:US16005073
申请日:2018-06-11
Applicant: GLOBALFOUNDRIES INC.
Inventor: Haiting Wang , Ruilong Xie , Shesh Mani Pandey , Hui Zang , Garo Jacques Derderian , Scott Beasor
IPC: H01L21/8234 , H01L29/66 , H01L27/088 , H01L27/02 , H01L21/308 , H01L21/762
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a hybrid fin cut with improved fin profiles and methods of manufacture. The structure includes: a plurality of fin structures in a first region of a first density of fin structures; a plurality of fin structures in a second region of a second density of fin structures; and a plurality of fin structures in a third region of a third density of fin structures. The first density, second density and third density of fin structures are different densities of fin structures, and the plurality of fin structures in the first region, the second region and the third region have a substantially uniform profile.
-
公开(公告)号:US10468481B2
公开(公告)日:2019-11-05
申请号:US15875132
申请日:2018-01-19
Applicant: GLOBALFOUNDRIES INC.
Inventor: Haiting Wang , Hui Zang , Chun Yu Wong , Kwan-Yong Lim
IPC: H01L29/06 , H01L21/762 , H01L27/088
Abstract: A methodology for forming a single diffusion break structure in a FinFET device involves localized, in situ oxidation of a portion of a semiconductor fin. Fin oxidation within a fin cut region may be preceded by the formation of epitaxial source/drain regions over the fin, as well as by a gate cut module, where portions of a sacrificial gate that straddle the fin are replaced by an isolation layer. Localized oxidation of the fin enables the stress state in adjacent, un-oxidized portions of the fin to be retained, which may beneficially impact carrier mobility and hence conductivity within channel portions of the fin.
-
10.
公开(公告)号:US20190326177A1
公开(公告)日:2019-10-24
申请号:US15958593
申请日:2018-04-20
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Laertis Economikos , Hui Zang , Ruilong Xie , Haiting Wang , Hong Yu
IPC: H01L21/8234 , H01L21/762 , H01L29/66
Abstract: A device is formed including fins formed above a substrate, an isolation structure between the fins, a plurality of structures defining gate cavities, and a first dielectric material positioned between the structures. A patterning layer above the first dielectric material and in the gate cavities has a first opening positioned above a first gate cavity exposing a portion of the isolation structure and defining a first recess, a second opening above a second gate cavity exposing a first portion of the fins, and a third opening above a first portion of a source/drain region in the fins to expose the first dielectric material. Using the patterning layer, a second recess is formed in the substrate and a third recess is defined in the first dielectric material. A second dielectric material is formed in the recesses to define a gate cut structure, a diffusion break structure, and a contact cut structure.
-
-
-
-
-
-
-
-
-