Methods, apparatus, and manufacturing system for FinFET devices with reduced parasitic capacitance

    公开(公告)号:US10825913B2

    公开(公告)日:2020-11-03

    申请号:US16144275

    申请日:2018-09-27

    Abstract: A method, apparatus, and manufacturing system are disclosed for a fin field effect transistor having a reduced parasitic capacitance between a gate and a source/drain contact. In one embodiment, we disclose a semiconductor device including first and second fins; an isolation structure between the fins; first and second metal gates; a first dielectric body under the first metal gate and on the substrate between the first fin and the second fin, wherein a top of the first dielectric body is below a top of the first metal gate; and a second dielectric body in the second metal gate and on the substrate between the first fin and the second fin, wherein a top of the second dielectric body is at or above a top of the second metal gate.

    Transistor with a gate structure comprising a tapered upper surface

    公开(公告)号:US10763176B2

    公开(公告)日:2020-09-01

    申请号:US16668500

    申请日:2019-10-30

    Abstract: One illustrative device disclosed includes a gate structure and a sidewall spacer positioned adjacent the gate structure, the sidewall spacer having an upper surface, wherein an upper portion of the gate structure is positioned above a level of the upper surface of the sidewall spacer. In this illustrative example, the device also includes a tapered upper surface on the upper portion of the gate structure and a gate cap, the gate cap being positioned above the tapered upper surface of the gate structure and above the upper surface of the sidewall spacer.

    Asymmetric overlay mark for overlay measurement

    公开(公告)号:US10707175B2

    公开(公告)日:2020-07-07

    申请号:US15985838

    申请日:2018-05-22

    Abstract: One illustrative example of an overlay mark disclosed herein includes four quadrants (I-IV). Each quadrant of the mark contains an inner periodic structure and an outer periodic structure. Each of the outer periodic structures includes a plurality of outer features. Each of the inner periodic structures includes a plurality of first inner groups, each of the first inner groups having a plurality of first inner features, each first inner group being oriented such that there is an end-to-end spacing relationship between each first inner group and a selected one of the outer features.

    TRANSISTOR WITH A GATE STRUCTURE COMPRISING A TAPERED UPPER SURFACE

    公开(公告)号:US20200126863A1

    公开(公告)日:2020-04-23

    申请号:US16668500

    申请日:2019-10-30

    Abstract: One illustrative device disclosed includes a gate structure and a sidewall spacer positioned adjacent the gate structure, the sidewall spacer having an upper surface, wherein an upper portion of the gate structure is positioned above a level of the upper surface of the sidewall spacer. In this illustrative example, the device also includes a tapered upper surface on the upper portion of the gate structure and a gate cap, the gate cap being positioned above the tapered upper surface of the gate structure and above the upper surface of the sidewall spacer.

    Self-aligned single diffusion break isolation with reduction of strain loss

    公开(公告)号:US10468481B2

    公开(公告)日:2019-11-05

    申请号:US15875132

    申请日:2018-01-19

    Abstract: A methodology for forming a single diffusion break structure in a FinFET device involves localized, in situ oxidation of a portion of a semiconductor fin. Fin oxidation within a fin cut region may be preceded by the formation of epitaxial source/drain regions over the fin, as well as by a gate cut module, where portions of a sacrificial gate that straddle the fin are replaced by an isolation layer. Localized oxidation of the fin enables the stress state in adjacent, un-oxidized portions of the fin to be retained, which may beneficially impact carrier mobility and hence conductivity within channel portions of the fin.

    PERFORMING CONCURRENT DIFFUSION BREAK, GATE AND SOURCE/DRAIN CONTACT CUT ETCH PROCESSES

    公开(公告)号:US20190326177A1

    公开(公告)日:2019-10-24

    申请号:US15958593

    申请日:2018-04-20

    Abstract: A device is formed including fins formed above a substrate, an isolation structure between the fins, a plurality of structures defining gate cavities, and a first dielectric material positioned between the structures. A patterning layer above the first dielectric material and in the gate cavities has a first opening positioned above a first gate cavity exposing a portion of the isolation structure and defining a first recess, a second opening above a second gate cavity exposing a first portion of the fins, and a third opening above a first portion of a source/drain region in the fins to expose the first dielectric material. Using the patterning layer, a second recess is formed in the substrate and a third recess is defined in the first dielectric material. A second dielectric material is formed in the recesses to define a gate cut structure, a diffusion break structure, and a contact cut structure.

Patent Agency Ranking