Making an efuse
    3.
    发明授权

    公开(公告)号:US09646929B2

    公开(公告)日:2017-05-09

    申请号:US13916669

    申请日:2013-06-13

    Abstract: A wafer chip and a method of designing the chip is disclosed. A first fuse is formed having a first critical dimension and a second fuse having a second critical dimension are formed in a layer of the chip. A voltage may be applied to burn out at least one of the first fuse and the second fuse. The first critical dimension of the first fuse may result from applying a first mask to the layer and applying light having a first property to the mask. The second critical dimension of the second fuse may result from applying a second mask to the layer and applying light having a second property to the mask.

    MAKING AN EFUSE
    5.
    发明申请
    MAKING AN EFUSE 有权
    做一个EFUSE

    公开(公告)号:US20140367826A1

    公开(公告)日:2014-12-18

    申请号:US13916669

    申请日:2013-06-13

    Abstract: A wafer chip and a method of designing the chip is disclosed. A first fuse is formed having a first critical dimension and a second fuse having a second critical dimension are formed in a layer of the chip. A voltage may be applied to burn out at least one of the first fuse and the second fuse. The first critical dimension of the first fuse may result from applying a first mask to the layer and applying light having a first property to the mask. The second critical dimension of the second fuse may result from applying a second mask to the layer and applying light having a second property to the mask.

    Abstract translation: 公开了晶片芯片和芯片的设计方法。 形成具有第一临界尺寸的第一熔丝,并且在芯片的层中形成具有第二临界尺寸的第二熔丝。 可以施加电压以烧尽第一保险丝和第二保险丝中的至少一个。 第一保险丝的第一关键尺寸可以是将第一掩模施加到该层并且将具有第一特性的光施加到掩模。 第二保险丝的第二关键尺寸可以是将第二掩模应用于该层并且将具有第二特性的光施加到掩模。

    METHODS OF FORMING TRENCH/HOLE TYPE FEATURES IN A LAYER OF MATERIAL OF AN INTEGRATED CIRCUIT PRODUCT
    6.
    发明申请
    METHODS OF FORMING TRENCH/HOLE TYPE FEATURES IN A LAYER OF MATERIAL OF AN INTEGRATED CIRCUIT PRODUCT 有权
    在一体化电路产品材料层中形成TRENCH / HOLE型特征的方法

    公开(公告)号:US20140273443A1

    公开(公告)日:2014-09-18

    申请号:US13834946

    申请日:2013-03-15

    CPC classification number: H01L21/76816 H01L21/0337 H01L21/31144

    Abstract: One illustrative method disclosed herein involves forming a layer of insulating material, forming a patterned layer of photoresist above the layer of insulating material, wherein the patterned layer of photoresist has an opening defined therein, forming an internal spacer within the opening in the patterned layer of photoresist, wherein the spacer defines a reduced-size opening, performing an etching process through the reduced-size opening on the layer of insulating material to define a trench/hole type feature in the layer of insulating material, and forming a conductive structure in the trench/hole type feature in the layer of insulating material.

    Abstract translation: 本文公开的一种说明性方法包括形成绝缘材料层,在绝缘材料层之上形成图案化的光致抗蚀剂层,其中所述图案化的光致抗蚀剂层具有限定在其中的开口,在图案化层中的开口内形成内部间隔物 光致抗蚀剂,其中间隔物限定尺寸较小的开口,通过绝缘材料层上的尺寸减小的开口执行蚀刻工艺,以在绝缘材料层中限定沟槽/孔型特征,并在该层中形成导电结构 绝缘材料层中的沟槽/孔型特征。

Patent Agency Ranking