Test structure macro for monitoring dimensions of deep trench isolation regions and local trench isolation regions

    公开(公告)号:US10396000B2

    公开(公告)日:2019-08-27

    申请号:US14789476

    申请日:2015-07-01

    Abstract: Embodiments are directed to a method Embodiments are directed to a test structure of a fin-type field effect transistor (FinFET). The test structure includes a first conducting layer electrically coupled to a dummy gate of the FinFET, and a second conducting layer electrically coupled to a substrate of the FinFET. The test structure further includes a third conducting layer electrically coupled to the dummy gate of the FinFET, and a first region of the FinFET at least partially bound by the first conducting layer and the second conducting layer. The test structure further includes a second region of the FinFET at least partially bound by the second conducting layer and the third conducting layer, wherein the first region comprises a first dielectric having a first dimension, and wherein the second region comprises a second dielectric having a second dimension greater than the first dimension.

    INTEGRATION OF VERTICAL-TRANSPORT TRANSISTORS AND HIGH-VOLTAGE TRANSISTORS

    公开(公告)号:US20180342507A1

    公开(公告)日:2018-11-29

    申请号:US15604932

    申请日:2017-05-25

    Abstract: Methods and structures that include a vertical-transport field-effect transistor. A first section of a dielectric layer is deposited on a first device region of a substrate and a second section of the dielectric layer is deposited on a second device region of the substrate. A gate stack is deposited on the first device region and the second device region. The gate stack is patterned to define a first gate electrode of the vertical-transport field-effect transistor on the first section of the dielectric layer and a second gate electrode of a high-voltage field-effect transistor on the second section of the dielectric layer. The first section of the dielectric layer is a spacer layer arranged between the first gate electrode and the first device region. The second section of the dielectric layer is a portion of a gate dielectric arranged between the second gate electrode and the second device region.

Patent Agency Ranking