SEMICONDUCTOR STRUCTURE(S) WITH EXTENDED SOURCE/DRAIN CHANNEL INTERFACES AND METHODS OF FABRICATION
    2.
    发明申请
    SEMICONDUCTOR STRUCTURE(S) WITH EXTENDED SOURCE/DRAIN CHANNEL INTERFACES AND METHODS OF FABRICATION 有权
    具有扩展源/漏极通道接口的半导体结构和制造方法

    公开(公告)号:US20160043190A1

    公开(公告)日:2016-02-11

    申请号:US14454778

    申请日:2014-08-08

    Abstract: Semiconductor structures and methods of fabrication are provided, with one or both of an extended source-to-channel interface or an extended drain-to-channel interface. The fabrication method includes, for instance, recessing a semiconductor material to form a cavity adjacent to a channel region of a semiconductor structure being fabricated, the recessing forming a first cavity surface and a second cavity surface within the cavity; and implanting one or more dopants into the semiconductor material through the first cavity surface to define an implanted region within the semiconductor material, and form an extended channel interface, the extended channel interface including, in part, an interface of the implanted region within the semiconductor material to the channel region of the semiconductor structure. In one embodiment, the semiconductor structure with the extended channel interface is a FinFET.

    Abstract translation: 提供半导体结构和制造方法,其中一个或两个扩展的源到沟道接口或延伸的漏极到沟道的接口。 制造方法包括例如使半导体材料凹陷以形成与正在制造的半导体结构的沟道区相邻的空腔,凹陷在空腔内形成第一空腔表面和第二空腔表面; 以及通过所述第一空腔表面将一种或多种掺杂剂注入所述半导体材料中以限定所述半导体材料内的注入区域,并且形成扩展的沟道界面,所述扩展沟道界面部分地包括所述半导体内的所述注入区域的界面 材料到半导体结构的沟道区域。 在一个实施例中,具有扩展通道接口的半导体结构是FinFET。

    STRESS MODULATION IN FIELD EFFECT TRANSISTORS IN REDUCING CONTACT RESISTANCE AND INCREASING CHARGE CARRIER MOBILITY
    4.
    发明申请
    STRESS MODULATION IN FIELD EFFECT TRANSISTORS IN REDUCING CONTACT RESISTANCE AND INCREASING CHARGE CARRIER MOBILITY 有权
    场效应晶体管在降低接触电阻和增加充电载流子迁移率方面的应力调制

    公开(公告)号:US20160204226A1

    公开(公告)日:2016-07-14

    申请号:US14593264

    申请日:2015-01-09

    Inventor: Mitsuhiro TOGO

    Abstract: Field-effect transistor and method of fabrication are provided for, for instance, providing a gate structure disposed over a substrate. The fabricating method further includes forming a source and drain region within the substrate separated by a channel region, the channel region underlying, at least partially, the gate structure. Forming further includes implanting at least one dopant at a pre-selected temperature into the source and drain region to facilitate increasing a concentration of the at least one dopant within the source and drain region, where the implanting of the at least one dopant at the pre-selected temperature facilitates reducing contact resistance of the source and drain region and increasing charge carrier mobility through the channel region.

    Abstract translation: 提供场效应晶体管和制造方法,例如提供设置在衬底上的栅极结构。 制造方法还包括在衬底内形成源极和漏极区域,由沟道区域分隔开,沟道区域至少部分地位于栅极结构的下方。 形成还包括将预选温度的至少一种掺杂剂注入到源极和漏极区域中以有助于增加源极和漏极区域内的至少一种掺杂剂的浓度,其中在预处理期间注入至少一种掺杂剂 - 选择的温度有助于降低源区和漏区的接触电阻,并增加通过沟道区的电荷载流子迁移率。

    THRESHOLD VOLTAGE CONTROL FOR MIXED-TYPE NON-PLANAR SEMICONDUCTOR DEVICES
    6.
    发明申请
    THRESHOLD VOLTAGE CONTROL FOR MIXED-TYPE NON-PLANAR SEMICONDUCTOR DEVICES 有权
    混合型非平面半导体器件的阈值电压控制

    公开(公告)号:US20150380409A1

    公开(公告)日:2015-12-31

    申请号:US14315885

    申请日:2014-06-26

    Abstract: A range of lowest, low and regular threshold voltages are provided to three p-type devices and three n-type devices co-fabricated on a same substrate. For the p-type devices, the range is achieved for the lowest using an additional thick layer of a p-type work function metal in a gate structure and oxidizing it, the low Vt is achieved with the thick p-type work function metal alone, and the regular Vt is achieved with a thinner layer of the p-type work function metal. For the n-type devices, the lowest Vt is achieved by implanting tantalum nitride with arsenic, argon, silicon or germanium and not adding any of the additional p-type work function metal in the gate structure, the low Vt is achieved by not adding the additional p-type work function metal, and the regular Vt is achieved with a thinnest layer of the p-type work function metal.

    Abstract translation: 三个p型器件和在同一衬底上共同制造的三个n型器件提供了一个最低,低和规则阈值电压范围。 对于p型器件,使用栅极结构中的p型功函数金属的附加厚层并对其进行氧化来实现最低的范围,低Vt由厚的p型功函数金属单独实现 ,并且通过p型功函数金属的较薄层实现常规Vt。 对于n型器件,最低的Vt是通过用砷,氩,硅或锗注入氮化钽而不是在栅极结构中添加任何附加的p型功函数金属来实现的,低Vt是通过不添加 额外的p型功函数金属,而常规Vt是用最薄层的p型功函金属实现的。

Patent Agency Ranking