PROCESS FOR FACILTIATING FIN ISOLATION SCHEMES
    2.
    发明申请
    PROCESS FOR FACILTIATING FIN ISOLATION SCHEMES 有权
    制定分离方案的程序

    公开(公告)号:US20150024572A1

    公开(公告)日:2015-01-22

    申请号:US13945445

    申请日:2013-07-18

    Abstract: Semiconductor fabrication methods are provided which include facilitating fabricating semiconductor fin structures by: providing a wafer with at least one fin extending above a substrate, the at least one fin including a first layer disposed above a second layer; mechanically stabilizing the first layer; removing at least a portion of the second layer of the fin(s) to create a void below the first layer; filling the void, at least partially, below the first layer with an isolation material to create an isolation layer within the fin(s); and proceeding with forming a fin device(s) of a first architectural type in a first fin region of the fin(s), and a fin device(s) of a second architectural type in a second fin region of the fin(s), where the first architectural type and the second architectural type are different fin device architectures.

    Abstract translation: 提供了半导体制造方法,其包括:通过以下方式制造半导体鳍片结构:提供具有在衬底上延伸的至少一个翅片的晶片,所述至少一个鳍片包括设置在第二层上方的第一层; 机械稳定第一层; 去除所述翅片的所述第二层的至少一部分以在所述第一层下面形成空隙; 至少部分地用隔离材料填充第一层下面的空隙,以在散热片内产生隔离层; 并且在翅片的第一翅片区域中形成第一结构类型的翅片装置,并且在翅片的第二翅片区域中形成第二结构类型的翅片装置, ,其中第一种架构类型和第二种架构类型是不同的鳍设备架构。

    DEFECT-FREE STRAIN RELAXED BUFFER LAYER
    3.
    发明申请
    DEFECT-FREE STRAIN RELAXED BUFFER LAYER 审中-公开
    无缺陷的松弛缓冲层

    公开(公告)号:US20160190304A1

    公开(公告)日:2016-06-30

    申请号:US14588221

    申请日:2014-12-31

    Abstract: A modified silicon substrate having a substantially defect-free strain relaxed buffer layer of SiGe is suitable for use as a foundation on which to construct a high performance CMOS FinFET device. The substantially defect-free SiGe strain-relaxed buffer layer can be formed by making cuts in, or segmenting, a strained epitaxial film, causing edges of the film segments to experience an elastic strain relaxation. When the segments are small enough, the overall film is relaxed so that the film is substantially without dislocation defects. Once the substantially defect-free strain-relaxed buffer layer is formed, strained channel layers can be grown epitaxially from the relaxed SRB layer. The strained channel layers are then patterned to create fins for a FinFET device. In one embodiment, dual strained channel layers are formed—a tensilely strained layer for NFET devices, and a compressively strained layer for PFET devices.

    Abstract translation: 具有基本上无缺陷的SiGe应变松弛缓冲层的改性硅衬底适用于构建高性能CMOS FinFET器件的基础。 可以通过切割或分割应变的外延膜来形成基本上无缺陷的SiGe应变松弛缓冲层,使得薄膜段的边缘经历弹性应变弛豫。 当片段足够小时,整个膜被松弛,使得膜基本上没有位错缺陷。 一旦形成了基本上无缺陷的应变松弛缓冲层,则可以从松弛的SRB层外延生长应变通道层。 然后将应变通道层图案化以产生用于FinFET器件的鳍片。 在一个实施例中,形成双应变通道层 - 用于NFET器件的拉伸应变层,以及用于PFET器件的压缩应变层。

Patent Agency Ranking