NITRIDE LAYER PROTECTION BETWEEN PFET SOURCE/DRAIN REGIONS AND DUMMY GATE DURING SOURCE/DRAIN ETCH
    3.
    发明申请
    NITRIDE LAYER PROTECTION BETWEEN PFET SOURCE/DRAIN REGIONS AND DUMMY GATE DURING SOURCE/DRAIN ETCH 有权
    源/漏区之间的PFET源/排水区和DUMMY门之间的氮化物层保护

    公开(公告)号:US20160163859A1

    公开(公告)日:2016-06-09

    申请号:US14560428

    申请日:2014-12-04

    Abstract: Methods of using a nitride to protect source/drain regions during dummy gate removal and the resulting devices are disclosed. Embodiments include forming an oxide layer on a substrate; forming a nitride protection layer on the oxide layer; forming a dummy gate layer on the nitride protection layer; patterning the oxide, nitride, and dummy gate layers forming first and second dummy gate stacks on first and second portions of the substrate, each dummy gate stack comprising a dummy gate, the nitride protection layer, and the oxide layer, wherein a portion of the oxide layer extends along the substrate beyond side edges of the dummy gate; forming first and second source/drain cavities in the substrate at opposite sides of the first and second dummy gate stacks, respectively; growing first and second eSiGe source/drain regions in the first and second source/drain cavities, respectively; and removing the first dummy gate and the second dummy gate stack.

    Abstract translation: 公开了在伪栅极去除期间使用氮化物来保护源极/漏极区域的方法以及所得到的器件。 实施例包括在基板上形成氧化物层; 在氧化物层上形成氮化物保护层; 在氮化物保护层上形成虚拟栅极层; 图案化在衬底的第一和第二部分上形成第一和第二虚拟栅极堆叠的氧化物,氮化物和伪栅极层,每个伪栅极堆叠包括伪栅极,氮化物保护层和氧化物层,其中一部分 氧化物层沿着衬底延伸超过虚拟栅极的侧边缘; 在第一和第二伪栅极堆叠的相对侧分别在衬底中形成第一和第二源极/漏极空腔; 分别在第一和第二源极/漏极腔中生长第一和第二eSiGe源极/漏极区域; 以及去除第一伪栅极和第二虚拟栅极堆叠。

    TRANSISTOR STRUCTURES AND FABRICATION METHODS THEREOF
    4.
    发明申请
    TRANSISTOR STRUCTURES AND FABRICATION METHODS THEREOF 有权
    晶体管结构及其制造方法

    公开(公告)号:US20160126316A1

    公开(公告)日:2016-05-05

    申请号:US14526831

    申请日:2014-10-29

    Abstract: Transistor structures and methods of fabricating transistor structures are provided. The methods include: fabricating a transistor structure at least partially within a substrate, the fabricating including: providing a cavity within the substrate; and forming a first portion and a second portion of the transistor structure at least partially within the cavity, the first portion being disposed at least partially between the substrate and the second portion, where the first portion inhibits diffusion of material from the second portion into the substrate. In one embodiment, the transistor structure is a field-effect transistor structure, and the first portion and the second portion include one of a source region or a drain region of the field-effect transistor structure. In another embodiment, the transistor structure is a bipolar junction transistor structure.

    Abstract translation: 提供晶体管结构和制造晶体管结构的方法。 所述方法包括:至少部分地在衬底内制造晶体管结构,所述制造包括:在所述衬底内提供空腔; 以及至少部分地在所述空腔内形成所述晶体管结构的第一部分和第二部分,所述第一部分至少部分地设置在所述基板和所述第二部分之间,其中所述第一部分禁止材料从所述第二部分扩散到所述第二部分 基质。 在一个实施例中,晶体管结构是场效应晶体管结构,并且第一部分和第二部分包括场效应晶体管结构的源极区或漏极区之一。 在另一实施例中,晶体管结构是双极结型晶体管结构。

    METHOD AND STRUCTURE TO PROVIDE INTEGRATED LONG CHANNEL VERTICAL FINFET DEVICE

    公开(公告)号:US20190385914A1

    公开(公告)日:2019-12-19

    申请号:US16007023

    申请日:2018-06-13

    Abstract: A vertical fin field effect transistor includes a semiconductor fin disposed over a well region and a gate conductor layer disposed over a sidewall of the fin, and extending laterally over a top surface of the well region adjacent to the fin. The extension of the gate conductor over the bottom source/drain effectively increases the channel length of the vertical FinFET device independent of the fin height. A bottom source/drain region is laterally adjacent to the well region such that the portion of the well region covered by the laterally extended gate stack is between the bottom source/drain region and the portion of the well region immediately under the fin. A top source/drain region is located above the fin. The device is operated in circuits by use of electrical contacts to the bottom source/drain, the gate conductor, and the top source/drain.

    METHOD AND STRUCTURE TO PROVIDE INTEGRATED LONG CHANNEL VERTICAL FINFET DEVICE

    公开(公告)号:US20200258789A9

    公开(公告)日:2020-08-13

    申请号:US16007023

    申请日:2018-06-13

    Abstract: A vertical fin field effect transistor includes a semiconductor fin disposed over a well region and a gate conductor layer disposed over a sidewall of the fin, and extending laterally over a top surface of the well region adjacent to the fin. The extension of the gate conductor over the bottom source/drain effectively increases the channel length of the vertical FinFET device independent of the fin height. A bottom source/drain region is laterally adjacent to the well region such that the portion of the well region covered by the laterally extended gate stack is between the bottom source/drain region and the portion of the well region immediately under the fin. A top source/drain region is located above the fin. The device is operated in circuits by use of electrical contacts to the bottom source/drain, the gate conductor, and the top source/drain.

Patent Agency Ranking