Processor apparatus and conditional branch processing method
    3.
    发明申请
    Processor apparatus and conditional branch processing method 审中-公开
    处理器设备和条件分支处理方法

    公开(公告)号:US20090177874A1

    公开(公告)日:2009-07-09

    申请号:US12318726

    申请日:2009-01-07

    申请人: Masaru Terashima

    发明人: Masaru Terashima

    IPC分类号: G06F9/30

    摘要: Disclosed is a processor apparatus including a branch condition storage unit having a plurality of storage regions in each of which a branch condition set by a condition setting instruction is stored, an instruction decoder that decodes an instruction code, an instruction memory that stores therein the instruction code, an operation register used by a processor for operation, a branch condition comparison unit that performs a comparison operation for each of branch conditions, a conditional branch determination unit that makes a determination whether or not to perform program branching in a conditional branch instruction, a selector that makes selection between a branch destination address and a next instruction address, based on an output value of the condition branch determination unit, and a program counter that indicates a processor instruction executing position. The branch condition specified by the condition setting instruction is stored in one of the storage regions in the branch condition storage unit 1 specified by the condition setting instruction. When the conditional branch instruction is executed, individual determinations on a plurality of the branch conditions stored in the branch condition storage unit are made. Among the branch conditions that simultaneously hold, the branch address corresponding to the branch condition stored in a predetermined one of the storage regions in the branch condition storage unit is selected from the branch address storage unit, and branching to the branch address is performed.

    摘要翻译: 公开了一种处理器装置,包括:分支条件存储单元,具有多个存储区域,每个存储区域存储有由条件设置指令设置的分支条件;指令解码器,对指令代码进行解码;指令存储器,其中存储指令 代码,用于操作的处理器使用的操作寄存器,执行每个分支条件的比较操作的分支条件比较单元,判定是否在条件分支指令中执行程序分支的条件分支确定单元, 选择器,其基于条件分支确定单元的输出值,以及指示处理器指令执行位置的程序计数器,在分支目的地地址和下一个指令地址之间进行选择。 由条件设置指令指定的分支条件存储在由条件设置指令指定的分支条件存储单元1中的一个存储区域中。 当执行条件分支指令时,对存储在分支条件存储单元中的多个分支条件进行单独的确定。 在同时保持的分支条件中,从分支地址存储单元中选择存储在分支条件存储单元中的预定的一个存储区域中的分支条件的分支地址,并且分支到分支地址。

    Image and sound synchronizing reproduction apparatus and method of the
same
    4.
    发明授权
    Image and sound synchronizing reproduction apparatus and method of the same 失效
    图像和声音同步再现装置及其方法

    公开(公告)号:US6043851A

    公开(公告)日:2000-03-28

    申请号:US6658

    申请日:1998-01-13

    摘要: An image and sound synchronizing reproduction apparatus includes a reference time calculation circuit for calculating a reference time in response to a data amount of decoded sound data, a delay detecting circuit calculating number of image frames to be processed practically in the decoding process in response to the reference time and comparing the number of image frames with number of frames practically processed in the decoding process, for detecting a delay of image decoding process, a frame-removing control circuit for performing a discriminating process of frames to be omitted the decoding process in response to the number of delay frames detected by the delay detecting circuit, and an image data input control circuit for performing an omission to read compressed image data corresponding to the frames discriminated by the frame-removing control circuit, controlling finely the image and sound synchronizing reproduction regardless of the structure of compressing coded data.

    摘要翻译: 图像和声音同步再现装置包括:基准时间计算电路,用于响应于解码声音数据的数据量来计算基准时间;延迟检测电路,响应于所述解码处理实际上计算待处理的图像帧数; 参考时间,并且将图像帧的数量与在解码处理中实际处理的帧的数目进行比较,以检测图像解码处理的延迟;帧去除控制电路,用于响应于解码处理执行帧的识别处理 延迟检测电路检测的延迟帧的数量,以及图像数据输入控制电路,用于执行省略以读取与由帧除去控制电路鉴别的帧相对应的压缩图像数据,精细地控制图像和声音同步再现 而不管压缩编码数据的结构如何。

    Processor apparatus with instruction set for storing comparison conditions and for evaluating branch condition values against results of identified complex comparison conditions
    7.
    发明授权
    Processor apparatus with instruction set for storing comparison conditions and for evaluating branch condition values against results of identified complex comparison conditions 失效
    具有用于存储比较条件的指令集和用于根据所识别的复杂比较条件的结果来评估分支条件值的处理器装置

    公开(公告)号:US07797519B2

    公开(公告)日:2010-09-14

    申请号:US12133032

    申请日:2008-06-04

    申请人: Masaru Terashima

    发明人: Masaru Terashima

    IPC分类号: G06F9/30

    摘要: There is disclosed a processing apparatus including, as an instruction set, a complex conditional branch instruction, and a condition setting instruction. The complex conditional branch instruction is an instruction for performing comparison operation for one or each of a plural number of conditions, and for performing branching to a branch target specified, based on comparison operation between the results of the comparison operations performed and the branching condition value specified. The condition setting instruction is an instruction for setting the condition. The processing apparatus includes a complex condition setting storage unit for storing the complex condition specified by the condition setting instruction, a condition comparison unit including a plurality of comparators for comparing the complex condition specified by the complex conditional branch instruction, in the complex condition setting storage unit, at the time of execution of the complex conditional branch instruction, a complex condition branching decision unit for determining on whether or not branching to the branch target is to be performed, using the results of comparisons performed in the comparators of the condition comparison unit and the branching condition value specified by the complex conditional branch instruction.

    摘要翻译: 公开了一种处理装置,其包括作为指令集的复杂条件转移指令和条件设置指令。 复合条件转移指令是用于对多个条件中的一个或多个条件执行比较操作的指令,并且用于基于所执行的比较操作的结果和分支条件值之间的比较操作来执行对所指定的分支目标的分支 指定。 条件设置指令是用于设置条件的指令。 该处理装置包括:复合条件设置存储单元,用于存储由条件设置指令指定的复合条件;条件比较单元,包括多个比较器,用于将由复数条件转移指令指定的复数条件进行比较, 单元,在执行复杂条件分支指令时,使用在条件比较单元的比较器中执行的比较结果来确定是否执行对分支目标的分支的复合条件分支决定单元 以及由复数条件分支指令指定的分支条件值。

    Processor apparatus and complex condition processing method
    8.
    发明申请
    Processor apparatus and complex condition processing method 审中-公开
    处理器设备和复杂条件处理方法

    公开(公告)号:US20070234019A1

    公开(公告)日:2007-10-04

    申请号:US11723623

    申请日:2007-03-21

    申请人: Masaru Terashima

    发明人: Masaru Terashima

    IPC分类号: G06F9/44

    CPC分类号: G06F9/30061 G06F9/30094

    摘要: Disclosed is a processor apparatus that has an instruction set that includes a complex conditional branch instruction that performs comparison operations corresponding to one or more conditions and causes a branch to a specified branch destination to be taken, based on a comparison operation between a result of the comparison operations and a specified branch condition value; and a condition setting instruction that sets a condition. The apparatus includes a plurality of condition setting/comparison units each of which is selected by an execution of the condition setting instruction, in each of which a condition specified by the condition setting instruction is set and, when the complex conditional branch instruction is executed, each of which performs a comparison operation corresponding to the condition specified by the condition setting instruction; and a complex conditional branch determination unit that determines whether to cause the branch to the branch destination to be taken or not, based on a result of a comparison between a result of the comparison operations of the plurality of condition setting/comparison units and the branch condition value specified by the complex conditional branch instruction.

    摘要翻译: 公开了一种具有指令集的处理器装置,该指令集包括:复数条件转移指令,其执行与一个或多个条件相对应的比较操作,并且根据所述第 比较操作和指定的分支条件值; 以及设定条件的条件设定指示。 该设备包括多个条件设置/比较单元,每个条件设置/比较单元通过条件设置指令的执行来选择,每个条件设置/比较单元设置由条件设置指令指定的条件,并且当执行复数条件分支指令时, 每个执行与由条件设置指令指定的条件相对应的比较操作; 以及复数条件分支确定单元,其基于多个条件设置/比较单元的比较操作的结果与分支的比较结果,确定是否使分支到分支目的地被采用 由条件分支指令指定的条件值。

    Multipoint video-meeting control system

    公开(公告)号:US06538685B2

    公开(公告)日:2003-03-25

    申请号:US10004856

    申请日:2001-12-07

    IPC分类号: H04N714

    CPC分类号: H04N7/152

    摘要: A MCU unit of a video-meeting control system includes a volume level detector for detecting volume levels of a plurality of meeting terminals, a speaker terminal selection block for selecting a speaker terminal having a maximum volume level, mixing the voice data based on volume levels detected, and a mixer for mixing the voice data based on a specified mixing level of the speaker terminal, and transmitting the video data and the mixed voice data to the meeting terminals. The specified mixing level of the speaker terminal emphasizes the volume level of the speaker terminal.