Data sorting circuit
    4.
    发明授权
    Data sorting circuit 失效
    数据分类电路

    公开(公告)号:US5822497A

    公开(公告)日:1998-10-13

    申请号:US507467

    申请日:1995-09-29

    CPC分类号: G06F7/24 G06N3/0635

    摘要: A device comprising invertor circuit group including two or more invertor circuits formed by neuron MOS transistors; means for applying a first signal voltage common to the two or more invertors of the invertor circuit group to a first input gate of the invertor circuit; means for applying a given second signal to one or more second input gates other than the first input gate of the invertor circuits; a delay circuit for transmitting the variation of the output voltage of at least one of the invertor circuits of the invertor circuit group with a time delay generated by used of the variation with time of the signal voltage of either or both of the first and second signal voltages; a transistor whose ON and OFF is controlled by the signal transmitted from the delay circuit; storage circuits taking in signals by the ON and OFF of the transistor; and means for executing a given logical operation with respect to the output voltage signals generated by the invertor circuit group. The device has a function of storing the result of the logical operation in the storage circuit.

    摘要翻译: PCT No.PCT / JP94 / 00262 Sec。 371 1995年9月29日第 102(e)1995年9月29日PCT PCT 1994年2月22日PCT公布。 公开号WO94 / 19760 日期1994年9月1日包括由神经元MOS晶体管形成的包括两个或更多个反相器电路的逆变器电路组的器件; 用于将所述逆变器电路组的两个或更多个反相器公共的第一信号电压施加到所述逆变器电路的第一输入门的装置; 用于将给定的第二信号施加到除了逆变器电路的第一输入门之外的一个或多个第二输入门的装置; 延迟电路,用于通过使用随着第一和第二信号中的任一个或第二信号的信号电压的时间的变化而产生的时间延迟来发送反相器电路组的至少一个反相器电路的输出电压的变化 电压; 晶体管的ON和OFF由从延迟电路发送的信号控制; 存储电路通过晶体管的导通和截止来接收信号; 以及用于对由逆变器电路组产生的输出电压信号执行给定逻辑运算的装置。 该装置具有将逻辑运算的结果存储在存储电路中的功能。

    Semiconductor circuit using feedback to latch multilevel data
    5.
    发明授权
    Semiconductor circuit using feedback to latch multilevel data 失效
    半导体电路使用反馈来锁存多电平数据

    公开(公告)号:US5973535A

    公开(公告)日:1999-10-26

    申请号:US666506

    申请日:1996-10-15

    摘要: A simple semiconductor circuit by which analog data or multilevel data can be fetched and stored. The circuit receives a first signal and converts the first signal into a second signal composed of multilevel. The second signal is fed back to the circuit. The circuit is constituted of a first circuit which converts the first signal into a signal group composed of multiple quantized signals and second circuit which converts the signal group into the second signal. In addition, the first or/and second circuits are constituted of one or more neuron MOS transistors.

    摘要翻译: PCT No.PCT / JP94 / 02258 Sec。 371日期:1996年6月28日 102(e)日期1996年6月28日PCT 1994年12月27日PCT PCT。 WO95 / 18488 PCT公开 日期1995年7月6日简单的半导体电路可以获取和存储模拟数据或多级数据。 电路接收第一信号并将第一信号转换成由多电平组成的第二信号。 第二个信号被反馈回电路。 电路由将第一信号转换为由多个量化信号组成的信号组的第一电路和将信号组转换为第二信号的第二电路构成。 此外,第一或/和第二电路由一个或多个神经元MOS晶体管构成。

    Semiconductor device
    6.
    发明授权
    Semiconductor device 失效
    半导体器件

    公开(公告)号:US5818081A

    公开(公告)日:1998-10-06

    申请号:US656288

    申请日:1996-07-01

    摘要: Synapse can be formed from a smaller number of elements in a low-power semiconductor device, which realize a highly integrated neural network. Precise modifications of synapse weighting become possible and a neuron computer chip of a practical level can be accomplished. The semiconductor device includes a first electrode for charge injection, connected to a floating gate through a first insulating film; a second electrode for applying programming pulses, connected to the floating gate through a second insulating film, and a MOS transistor using the floating gate as its gate electrode, wherein the charge supplied from the source electrode of the MOS transistor sets the potential at the first electrode to a predetermined value determined by the potential of the floating gate, and charges are transferred between the floating gate and the first electrode through the first insulating film by applying a predetermined pulsating voltage to the second electrode.

    摘要翻译: PCT No.PCT / JP94 / 02000 Sec。 371日期:1996年7月1日 102(e)日期1996年7月1日PCT 1994年11月29日PCT PCT。 公开号WO95 / 15580 日期1995年6月8日可以在低功率半导体器件中由较少数量的元件形成,这实现了高度集成的神经网络。 突触加权的精确修改成为可能,并且可以实现具有实用水平的神经元计算机芯片。 半导体器件包括用于电荷注入的第一电极,通过第一绝缘膜连接到浮置栅极; 用于施加通过第二绝缘膜连接到浮置栅极的编程脉冲的第二电极和使用浮置栅极作为其栅电极的MOS晶体管,其中从MOS晶体管的源极提供的电荷将第一 电极到由浮置栅极的电位确定的预定值,并且通过对第二电极施加预定的脉动电压,电荷通过第一绝缘膜在浮置栅极和第一电极之间传递。

    Semiconductor circuit
    7.
    发明授权
    Semiconductor circuit 失效
    半导体电路

    公开(公告)号:US5784018A

    公开(公告)日:1998-07-21

    申请号:US702689

    申请日:1996-08-12

    IPC分类号: G11C11/56 G11C27/00 H03M1/12

    摘要: The invention provides a semiconductor circuit which can fetch and store analog and multilevel data by using a simple circuit. The invention also provides a multilevel memory which can freely change the number of quantizing levels by using external signals. This semiconductor circuit comprises a first circuit which converts first signals into a group of quantized signals, a second circuit which converts the signal group into second multilevel signals, and structure which feeds back the second signals to the first circuit as first signals. The semiconductor circuit further has a structure to electrically separates at least one signal included in the signal group from the input of the second circuit, and structure which feeds back the second signals to the input of the second circuit instead of the signal previously separated.

    摘要翻译: PCT No.PCT / JP95 / 00204 Sec。 371日期:1996年8月12日 102(e)日期1996年8月12日PCT提交1995年2月14日PCT公布。 WO95 / 22146 PCT公开号 日期:1995年8月17日本发明提供一种半导体电路,其可以通过使用简单的电路来获取和存储模拟和多电平数据。 本发明还提供一种可以通过使用外部信号自由地改变量化电平数量的多电平存储器。 该半导体电路包括将第一信号转换成一组量化信号的第一电路,将信号组转换成第二多电平信号的第二电路,以及将第二信号作为第一信号反馈到第一电路的结构。 半导体电路还具有将包括在信号组中的至少一个信号与第二电路的输入电隔离的结构,以及将第二信号反馈到第二电路的输入而不是先前分离的信号的结构。

    Semiconductor devices utilizing silicide reaction
    8.
    发明授权
    Semiconductor devices utilizing silicide reaction 失效
    利用硅化物反应的半导体器件

    公开(公告)号:US6051851A

    公开(公告)日:2000-04-18

    申请号:US917675

    申请日:1997-08-26

    摘要: Cheap semiconductor memory devices are provided so as to enable high-speed writing and reading but rarely to malfunction, thus being high in reliability. In a semiconductor device which comprises a plurality of cells each having a semiconductor layer between a pair of conductors, at least one of the pair of conductors is made of a metal, and the semiconductor layer comprises an amorphous silicon that can form a silicide region with the metal as reacting at a reaction rate of not less than 10 m/sec. Another device is characterized in that the semiconductor layer is an amorphous silicon, in that at least one of the pair of conductors is made of a metal silicide-reacting with the amorphous silicon, and in that the silicide region formed is conic. Another device is characterized in that the semiconductor layer is an amorphous silicon, in that at least one of the pair of conductors is formed of a metal silicide-reacting with the amorphous silicon, and in that a film-formed surface is produced without being exposed to an oxide atmosphere, between a step of forming the amorphus silicon and a step of forming the metal.

    摘要翻译: 提供廉价的半导体存储器件,以便能够进行高速写入和读取,但很少发生故障,因此可靠性高。 在包括多个单元的半导体器件中,每个单元各自在一对导体之间具有半导体层,所述一对导体中的至少一个导体由金属制成,并且所述半导体层包括可形成硅化物区域的非晶硅, 金属以不小于10m /秒的反应速率反应。 另一种器件的特征在于,半导体层是非晶硅,其中该对导体中的至少一个导体由与非晶硅反应的金属硅化物制成,并且形成的硅化物区域是圆锥形。 另一种器件的特征在于,半导体层是非晶硅,其中该对导体中的至少一个导体由与非晶硅反应的金属硅化物形成,并且由此形成膜形成表面而不暴露 在氧化物气氛之间,形成无定形硅的步骤和形成金属的步骤。

    Magnetic head having main and auxiliary magnetic paths
    9.
    发明授权
    Magnetic head having main and auxiliary magnetic paths 失效
    具有主要和辅助磁条的磁头

    公开(公告)号:US5247415A

    公开(公告)日:1993-09-21

    申请号:US981994

    申请日:1992-11-24

    摘要: A magnetic head has a main magnetic path forming film forming an operation gap, and an auxiliary magnetic path forming film for complementing said main magnetic path forming film. The auxiliary magnetic path forming film is disposed behind the gap depth of said magnetic core and magnetically coupled to the main magnetic path forming film. The main magnetic path forming film has a direction of easy magnetization perpendicular to the direction of depth of the operation gap, while the auxiliary magnetic path forming film has a direction of easy magnetization which coincides with the direction in which said magnetic head opposes the recording medium.

    摘要翻译: 磁头具有形成操作间隙的主磁路形成膜和用于补充所述主磁路形成膜的辅助磁路形成膜。 辅助磁路形成膜设置在所述磁芯的间隙深度之后,磁耦合到主磁路形成膜。 主磁路形成膜具有与操作间隙的深度方向垂直的容易磁化的方向,而辅助磁路形成膜具有易磁化的方向,其与所述磁头与记录介质相对的方向一致 。