WORK FUNCTION CONTROL OF METALS
    4.
    发明申请
    WORK FUNCTION CONTROL OF METALS 有权
    金属的工作功能控制

    公开(公告)号:US20080044957A1

    公开(公告)日:2008-02-21

    申请号:US11870631

    申请日:2007-10-11

    IPC分类号: H01L21/84

    CPC分类号: H01L21/823842

    摘要: Forming metal gate transistors that have different work functions is disclosed. In one example, a first metal, which is a ‘mid gap’ metal, is manipulated in first and second regions by second and third metals, respectively, to move the work function of the first metal in opposite directions in the different regions. The resulting work functions in the different regions correspond to that of different types of the transistors that are to be formed.

    摘要翻译: 公开了具有不同功函数的金属栅极晶体管。 在一个示例中,第一金属是“中间间隙”金属,分别在第一和第二区域中被第二和第三金属操纵,以在不同区域中沿相反方向移动第一金属的功函数。 在不同区域中产生的功函数对应于将要形成的不同类型的晶体管。

    Anneal of high-k dielectric using NH3 and an oxidizer
    5.
    发明申请
    Anneal of high-k dielectric using NH3 and an oxidizer 审中-公开
    使用NH3和氧化剂的高k电介质的退火

    公开(公告)号:US20050124121A1

    公开(公告)日:2005-06-09

    申请号:US10731647

    申请日:2003-12-09

    摘要: The present invention pertains to annealing a high dielectric constant (high-k) material in a manner that substantially reduces or eliminates disadvantages and problems heretofore associated with the same. In particular, the high-k material is annealed in an ambient having a single chemistry of nitrogen and hydrogen, such as ammonia (NH3), to nitride and react unwanted impurities, and an oxidizer to oxidize and densify the high-k material, while mitigating growth of a lower-k material at an interface of the high-k material and an underlying substrate. Additionally, particular temperatures and pressures are utilized within the process so that the risk of an undesired exothermic reaction is mitigated. Annealing the high-k material in accordance with manners disclosed herein has application to semiconductor fabrication processes and, as such, is discussed herein within the context of the same.

    摘要翻译: 本发明涉及以大大减少或消除与之相关的缺点和问题的方式退火高介电常数(高k)材料。 特别地,高k材料在具有氮和氢的单一化学性质(例如氨(NH 3))的环境中退火至氮化物并反应不需要的杂质,以及氧化剂氧化和 致密化高k材料,同时减轻在高k材料和下层衬底的界面处的较低k材料的生长。 此外,在该方法中利用特定的温度和压力,以便减轻不期望的放热反应的风险。 根据本文公开的方式对高k材料进行退火,已经应用于半导体制造工艺,并且因此本文在其上下文中讨论。

    Semiconductor CMOS Devices and Methods with NMOS High-K Dielectric Present in Core Region that Mitigate Damage to Dielectric Materials
    10.
    发明申请
    Semiconductor CMOS Devices and Methods with NMOS High-K Dielectric Present in Core Region that Mitigate Damage to Dielectric Materials 有权
    半导体CMOS器件和方法与NMOS High-K介质存在于核心区域,减轻对介质材料的损害

    公开(公告)号:US20070122962A1

    公开(公告)日:2007-05-31

    申请号:US11620447

    申请日:2007-01-05

    IPC分类号: H01L21/8238

    摘要: The present invention facilitates semiconductor fabrication by providing methods of fabrication that selectively form high-k dielectric layers within NMOS regions. An I/O dielectric layer is formed in core and I/O regions of a semiconductor device (506). The I/O dielectric layer is removed (508) from the core region of the device. A core dielectric layer is formed in the core region (510). A barrier layer is deposited and patterned to expose the NMOS devices of the core region (512). The core dielectric layer is removed from the core NMOS devices (514). A high-k dielectric layer is formed (514) over the core and I/O regions. Then, the high-k dielectric layer is removed (512) from PMOS regions/devices of the core region and the NMOS and PMOS regions/devices of the I/O region.

    摘要翻译: 本发明通过提供在NMOS区内选择性地形成高k电介质层的制造方法来促进半导体制造。 在半导体器件(506)的芯和I / O区域中形成I / O电介质层。 从器件的芯区域去除(508)I / O电介质层。 在芯区域(510)中形成芯介质层。 屏蔽层被沉积并图案化以暴露核心区域(512)的NMOS器件。 从核心NMOS器件(514)去除芯介质层。 在核心和I / O区域上形成高k电介质层(514)。 然后,从核心区域的PMOS区域/器件和I / O区域的NMOS和PMOS区域/器件去除高k电介质层(512)。