Semiconductor device and method for the manufacture thereof
    1.
    发明授权
    Semiconductor device and method for the manufacture thereof 失效
    半导体装置及其制造方法

    公开(公告)号:US06699726B2

    公开(公告)日:2004-03-02

    申请号:US10336012

    申请日:2003-01-03

    IPC分类号: H01G706

    摘要: The semiconductor device is constituted in such a manner that a switching transistor having a drain region and a source region which are comprised of an impurity-diffused region is formed in the surface layer portion of a semiconductor substrate. On the semiconductor substrate containing the transistor, a first insulation film is formed, and, at the upper layer side of the first insulation film, a capacitor is formed. The capacitor is comprised of a lower electrode, an inter-electrode insulation film comprising one of ferroelectric and high-permittivity dielectric, and an upper electrode. Before the inter-electrode insulation film is formed, a second insulation film is formed so as to cover the side face portion of the inter-electrode insulation film, the second insulation film protecting the side face portion of the inter-electrode insulation film. One of the drain region and the source region and one of the upper electrode and the lower electrode of the capacitor are connected to each other by an electrode wiring. A wiring connected to the other one of the drain region and the source region is formed on the semiconductor substrate.

    摘要翻译: 半导体器件以这样的方式构成,即在半导体衬底的表面层部分中形成具有由杂质扩散区域构成的漏极区域和源极区域的开关晶体管。 在含有晶体管的半导体基板上形成第一绝缘膜,在第一绝缘膜的上层侧形成电容器。 电容器包括下电极,包括铁电和高介电常数电介质之一的电极间绝缘膜和上电极。 在形成电极间绝缘膜之前,形成第二绝缘膜以覆盖电极间绝缘膜的侧面部分,第二绝缘膜保护电极间绝缘膜的侧面部分。 漏极区域和源极区域之一以及电容器的上部电极和下部电极中的一个通过电极布线彼此连接。 在半导体衬底上形成连接到另一个漏极区域和源极区域的布线。

    Semiconductor device and method for the manufacture thereof
    2.
    发明授权
    Semiconductor device and method for the manufacture thereof 失效
    半导体装置及其制造方法

    公开(公告)号:US06521927B2

    公开(公告)日:2003-02-18

    申请号:US09102616

    申请日:1998-06-23

    IPC分类号: H01L31119

    摘要: The semiconductor device is constituted in such a manner that a switching transistor having a drain region and a source region which are comprised of an impurity-diffused region is formed in the surface layer portion of a semiconductor substrate. On the semiconductor substrate containing the transistor, a first insulation film is formed, and, at the upper layer side of the first insulation film, a capacitor is formed. The capacitor is comprised of a lower electrode, an inter-electrode insulation film comprising one of ferroelectric and high-permittivity dielectric, and an upper electrode. Before the inter-electrode insulation film is formed, a second insulation film is formed so as to cover the side face portion of the inter-electrode insulation film, the second insulation film protecting the side face portion of the inter-electrode insulation film. One of the drain region and the source region and one of the upper electrode and the lower electrode of the capacitor are connected to each other by an electrode wiring. A wiring connected to the other one of the drain region and the source region is formed on the semiconductor. substrate.

    摘要翻译: 半导体器件以这样的方式构成,即在半导体衬底的表面层部分中形成具有由杂质扩散区域构成的漏极区域和源极区域的开关晶体管。 在含有晶体管的半导体基板上形成第一绝缘膜,在第一绝缘膜的上层侧形成电容器。 电容器包括下电极,包括铁电和高介电常数电介质之一的电极间绝缘膜和上电极。 在形成电极间绝缘膜之前,形成第二绝缘膜以覆盖电极间绝缘膜的侧面部分,第二绝缘膜保护电极间绝缘膜的侧面部分。 漏极区域和源极区域之一以及电容器的上部电极和下部电极中的一个通过电极布线彼此连接。 在半导体上形成与漏极区域和源极区域中的另一个连接的布线。 基质。

    Semiconductor device having isolation region and method of manufacturing the same
    3.
    发明授权
    Semiconductor device having isolation region and method of manufacturing the same 失效
    具有隔离区域的半导体器件及其制造方法

    公开(公告)号:US07238563B2

    公开(公告)日:2007-07-03

    申请号:US10793923

    申请日:2004-03-08

    IPC分类号: H01L21/336

    摘要: A trench isolation region is formed in a surface region of a semiconductor substrate to form a MOS type element region. A mask layer having an opening portion is formed on the semiconductor layer, the opening portion continuously ranging on the entire surface of the MOS type element region and on part of the trench isolation region provided around the MOS type element region. A first impurity ion is implanted into the entire surface via the mask layer to form a peak of the impurity profile is situated in the semiconductor layer under the bottom surface of the shallow trench isolation region. A second impurity ion is implanted into the entire surface via the mask layer to form a peak of the impurity profile is situated on the midway of the depth direction of the trench isolation region. Then, the first and second impurity ions are activated.

    摘要翻译: 沟槽隔离区域形成在半导体衬底的表面区域中以形成MOS型元件区域。 具有开口部的掩模层形成在半导体层上,开口部在MOS型元件区域的整个表面和设置在MOS型元件区域周围的沟槽隔离区域的一部分上连续地范围。 通过掩模层将第一杂质离子注入整个表面,以形成杂质分布的峰位于浅沟槽隔离区的底表面下的半导体层中。 通过掩模层将第二杂质离子注入整个表面以形成杂质分布的峰位于沟槽隔离区的深度方向的中间。 然后,第一和第二杂质离子被激活。

    Semiconductor device having a double-well structure and method for manufacturing the same
    5.
    发明授权
    Semiconductor device having a double-well structure and method for manufacturing the same 失效
    具有双阱结构的半导体器件及其制造方法

    公开(公告)号:US06927116B2

    公开(公告)日:2005-08-09

    申请号:US10011777

    申请日:2001-12-11

    申请人: Norihisa Arai

    发明人: Norihisa Arai

    CPC分类号: H01L21/823892 H01L27/0928

    摘要: A first well of the same conductivity type as that of a semiconductor substrate and a second well of a conductivity type opposite to that of the semiconductor substrate, are formed in the semiconductor substrate. The second well isolates the semiconductor substrate and the first well from each other. Phosphorus ions for forming the bottom of the second well are implanted into the semiconductor substrate more deeply than boron ions for forming the first well. The depths to which these ions are implanted can be varied by acceleration energy of the ions. If the ions are so implanted, the total sum of impurities constituting the second well can be decreased within the surface area of the first well.

    摘要翻译: 在半导体衬底中形成与半导体衬底相同的导电类型的第一阱和与半导体衬底相反的导电类型的第二阱。 第二阱将半导体衬底和第一阱彼此隔离。 用于形成第二阱的底部的磷离子比用于形成第一阱的硼离子更深地注入到半导体衬底中。 这些离子注入的深度可以通过离子的加速能来改变。 如果离子如此注入,则可以在第一阱的表面积内减少构成第二阱的杂质的总和。

    Semiconductor integrated circuit device provided with a differential
amplifier
    7.
    发明授权
    Semiconductor integrated circuit device provided with a differential amplifier 失效
    具有差分放大器的半导体集成电路器件

    公开(公告)号:US6034567A

    公开(公告)日:2000-03-07

    申请号:US30776

    申请日:1998-02-26

    CPC分类号: H03F3/45479

    摘要: A differential amplifier comprises an n-channel MOS transistor to the gate of which an input voltage VIN1 is fed, and an n-channel MOS transistor to the gate of which an input voltage VIN2 is fed. A p-channel MOS transistor arranged in such a manner that, to the source thereof, a power source voltage Vcc is fed, and the gate and drain thereof are connected to the drain of the MOS transistor, and a p-channel MOS transistor arranged in such a manner that the gate thereof is connected to the drain of the MOS transistor, the drain thereof is connected to the drain of the MOS transistor, and the voltage at this drain is outputted as an output voltage VOUT, and the output current I of a constant-current source is set so that the transistors constituting a differential amplifier may operate in a weak inversion zone.

    摘要翻译: 差分放大器包括输入电压VIN1的栅极的n沟道MOS晶体管和馈入输入电压VIN2的栅极的n沟道MOS晶体管。 一个p沟道MOS晶体管,以这样一种方式被布置:从源极输入电源电压Vcc,其栅极和漏极连接到MOS晶体管的漏极,并配置有p沟道MOS晶体管 以其栅极连接到MOS晶体管的漏极,其漏极连接到MOS晶体管的漏极,并且该漏极处的电压作为输出电压VOUT输出,并且输出电流I 设置恒流源,使得构成差分放大器的晶体管可以在弱反转区域中工作。

    Semiconductor device and method for manufacturing the same
    8.
    发明授权
    Semiconductor device and method for manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US08399953B2

    公开(公告)日:2013-03-19

    申请号:US12885031

    申请日:2010-09-17

    摘要: A semiconductor device includes a semiconductor substrate, an element isolation insulating film dividing an upper portion of the substrate into a plurality of first active regions, a source layer and a drain layer, a gate electrode, a gate insulating film, a first punch-through stopper layer, and a second punch-through stopper layer. The source layer and the drain layer are formed in spaced to each other in an upper portion of each of the first active regions. The first punch-through stopper layer is formed in a region of the first active region directly below the source layer and the second punch-through stopper layer is formed in a region of the first active region directly below the drain layer. The first punch-through stopper layer and the second punch-through stopper layer each has an effective impurity concentration higher than the semiconductor substrate. The first punch-through stopper layer and the source layer are separated in the channel region. The second punch-through stopper layer and the drain layer are separated in the channel region.

    摘要翻译: 半导体器件包括半导体衬底,将衬底的上部分成多个第一有源区的元件隔离绝缘膜,源极层和漏极层,栅极电极,栅极绝缘膜,第一穿通 阻挡层和第二穿通止挡层。 源极层和漏极层在每个第一有源区域的上部彼此间隔开地形成。 第一穿通阻挡层形成在源层正下方的第一有源区的区域中,并且第二穿通阻挡层形成在漏极层正下方的第一有源区的区域中。 第一穿通阻止层和第二穿通阻止层各自具有高于半导体衬底的有效杂质浓度。 第一穿通阻止层和源极层在沟道区域中分离。 第二穿通阻止层和漏极层在沟道区域中分离。

    Semiconductor device and manufacturing method thereof
    9.
    发明授权
    Semiconductor device and manufacturing method thereof 失效
    半导体装置及其制造方法

    公开(公告)号:US08390076B2

    公开(公告)日:2013-03-05

    申请号:US12420363

    申请日:2009-04-08

    IPC分类号: H01L21/70

    摘要: According to an aspect of the present invention, there is provided a semiconductor device including: a semiconductor substrate; active areas with island-like shapes formed on the semiconductor substrate; an element isolation area surrounding the active areas and including an element isolation groove formed on the semiconductor substrate and an element isolation film embedded into the element isolation groove; gate insulating films each formed on corresponding one of the active areas and having a first end portion that overhangs from the corresponding active area onto the element isolation area at one side and a second end portion that overhangs from the corresponding active area onto the element isolation area at the other side, wherein an overhang of the first end portion has a different length from a length of an overhang of the second end portion.

    摘要翻译: 根据本发明的一个方面,提供了一种半导体器件,包括:半导体衬底; 在半导体基板上形成岛状形状的有源区域; 围绕有源区域并包括形成在半导体衬底上的元件隔离槽和嵌入元件隔离槽中的元件隔离膜的元件隔离区; 栅极绝缘膜各自形成在相应的一个有源区上,并且具有第一端部,该第一端部从相应的有源区域突出到一侧的元件隔离区域和从相应的有源区域突出到元件隔离区域上的第二端部 在另一侧,其中第一端部的突出端具有与第二端部的突出部的长度不同的长度。