SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

    公开(公告)号:US20220399281A1

    公开(公告)日:2022-12-15

    申请号:US17345399

    申请日:2021-06-11

    Inventor: Takehiro UEDA

    Abstract: A method for manufacturing a semiconductor device includes forming semiconductor devices from a semiconductor wafer and identifying a position of the semiconductor device in the semiconductor wafer, wherein the forming the semiconductor devices includes forming a first repeating pattern including i semiconductor devices each having a unique pattern, forming a second repeating pattern including j semiconductor devices each having a unique pattern, defining semiconductor devices on the semiconductor wafer such that each of the k semiconductor devices has a unique pattern based on the first and second repeating patterns, and grinding a backside of the semiconductor wafer, wherein each unique pattern of the k semiconductor devices is composed of a combination of the unique patterns of the first and second repeating patterns, wherein the position of the semiconductor device is identified based on the unique patterns of the first and second repeating patterns and an angle of a grinding mark.

    SEMICONDUCTOR DEVICE AND CONTROL SYSTEM
    3.
    发明公开

    公开(公告)号:US20240363500A1

    公开(公告)日:2024-10-31

    申请号:US18307405

    申请日:2023-04-26

    Abstract: A semiconductor device includes a first source electrode coupled to a first source terminal by a connection portion and having first and second slits on two opposite sides, a second source electrode coupled to a second source terminal, a Kelvin pad formed independently of the first source electrode, a power MOSFET coupled between the first source electrode and a drain terminal, a sense MOSFET coupled between the second source electrode and the drain terminal, a first wire coupled between a first source potential extraction port set at the first slit and the Kelvin pad, a second wire coupled between a second source potential extraction port set at the second slit and the Kelvin pad, wherein the connection portion has third and fourth slits corresponding to the first and second slits.

    SEMICONDUCTOR DEVICE
    4.
    发明申请
    SEMICONDUCTOR DEVICE 有权
    半导体器件

    公开(公告)号:US20130026613A1

    公开(公告)日:2013-01-31

    申请号:US13630467

    申请日:2012-09-28

    Inventor: Takehiro UEDA

    CPC classification number: H01L23/5256 H01L2924/0002 H01L2924/00

    Abstract: A method of cutting an electrical fuse including a first conductor and a second conductor, the first conductor including a first cutting target region, the second conductor branched from the first conductor and connected to the first conductor and including a second cutting target region, which are formed on a semiconductor substrate, the method includes flowing a current in the first conductor, causing material of the first conductor to flow outward near a coupling portion connecting the first conductor to the second conductor, and cutting the first cutting target region and the second cutting target region.

    Abstract translation: 一种切割包括第一导体和第二导体的电熔丝的方法,所述第一导体包括第一切割目标区域,所述第二导体从所述第一导体分支并连接到所述第一导体并且包括第二切割目标区域,所述第二切割目标区域是 形成在半导体衬底上,该方法包括使第一导体中的电流流动,使得第一导体的材料在连接第一导体与第二导体的耦合部分附近向外流动,以及切割第一切割目标区域和第二切割 目标区域。

    SEMICONDUCTOR DEVICE
    6.
    发明申请

    公开(公告)号:US20210336017A1

    公开(公告)日:2021-10-28

    申请号:US16858276

    申请日:2020-04-24

    Inventor: Takehiro UEDA

    Abstract: The semiconductor device includes a first electrode, a second electrode electrically coupled to the first electrode, and a third electrodes electrically coupled to at least one of the first and the second electrode, a first plating deposition portion on the first electrode, a second and a third plating deposition portions formed on the second and the third electrode, respectively. The areas of the second and the third plating deposition portion are smaller than the area of the first plating deposition portion. The periphery length of the third plating deposition portion is longer than the periphery length of the second plating deposition portion.

    SWITCHING DEVICE
    8.
    发明申请
    SWITCHING DEVICE 审中-公开

    公开(公告)号:US20180159525A1

    公开(公告)日:2018-06-07

    申请号:US15797062

    申请日:2017-10-30

    Inventor: Takehiro UEDA

    Abstract: A high side transistor is coupled between a high potential side power source node and an intermediate node, and a recirculation diode is coupled between a low potential side power source node and the intermediate node, thereby forming a recirculation path when the high side transistor is OFF. A power source supply line couples the high potential side power source node with one end of the high side transistor. A surge recirculation device causes a current to flow in one direction, and a surge recirculation line couples the one end of the high side transistor to the high potential side power source node through the surge recirculation device, and causes a surge generated at the one end of the high side transistor to recirculate toward the high potential side power source node.

    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME

    公开(公告)号:US20230062583A1

    公开(公告)日:2023-03-02

    申请号:US17463150

    申请日:2021-08-31

    Inventor: Takehiro UEDA

    Abstract: The present invention suppresses an increase in manufacturing cost and reduces switching noise. A field-effect transistor having a gate electrode embedded in a trench in an upper surface of a semiconductor substrate, a source region formed in the semiconductor substrate, and a drain region formed on a lower surface of the semiconductor substrate is provided with a gate wiring formed on the semiconductor substrate and being electrically connected to the gate electrode, a gate pad formed on the semiconductor substrate, a first resistor connected between the gate pad and the gate wiring and being configured to function when the field-effect transistor is turned ON, a second resistor connected between the gate pad and the gate wiring and being configured to function when the field-effect transistor is turned OFF, and a rectifier diode included in the first resistor or the second resistor between the gate pad and the gate wiring.

Patent Agency Ranking