-
公开(公告)号:US11031477B2
公开(公告)日:2021-06-08
申请号:US16701122
申请日:2019-12-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Fan Li , Kuo-Chin Hung , Wen-Yi Teng , Ti-Bin Chen
IPC: H01L29/417 , H01L29/66 , H01L29/78 , H01L29/49 , H01L29/423 , H01L21/311 , H01L29/161 , H01L29/165
Abstract: A first dummy gate and a second dummy gate are formed on a substrate with a gap between the first and second dummy gates. The first dummy gate has a first sidewall. The second dummy gate has a second sidewall directly facing the first sidewall. A first sidewall spacer is disposed on the first sidewall. A second sidewall spacer is disposed on the second sidewall. A contact etch stop layer is deposited on the first and second dummy gates and on the first and second sidewall spacers. The contact etch stop layer is subjected to a tilt-angle plasma etching process to trim a corner portion of the contact etch stop layer. An inter-layer dielectric layer is then deposited on the contact etch stop layer and into the gap.
-
公开(公告)号:US10388788B2
公开(公告)日:2019-08-20
申请号:US15636632
申请日:2017-06-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shao-Ping Chen , Huan-Chi Ma , Chien-Wen Yu , Kuo-Chin Hung
IPC: H01L29/78 , H01L21/768 , H01L23/522 , H01L29/45
Abstract: A method for forming a semiconductor device is disclosed. A p-type field-effect transistor (p-FET) is formed on a semiconductor substrate. A dielectric layer is formed on the semiconductor substrate and completely covers the p-FET. At least an opening is formed in the dielectric layer and exposes a source/drain region of the p-FET. A conductive material is then formed filling the opening, wherein the conductive material comprises a first stress; specifically, a tensile stress between 400 and 800 MPa.
-
公开(公告)号:US09755047B2
公开(公告)日:2017-09-05
申请号:US14924532
申请日:2015-10-27
Applicant: United Microelectronics Corp.
Inventor: Pin-Hong Chen , Kuo-Chih Lai , Chia-Chang Hsu , Chun-Chieh Chiu , Li-Han Chen , Min-Chuan Tsai , Kuo-Chin Hung , Wei-Chuan Tsai , Hsin-Fu Huang , Chi-Mao Hsu
IPC: H01L27/088 , H01L29/66 , H01L29/78 , H01L21/285
CPC classification number: H01L29/665 , H01L21/28518 , H01L21/76843 , H01L21/76855 , H01L21/76897 , H01L29/267 , H01L29/45 , H01L29/7845 , H01L29/785
Abstract: A semiconductor process is described. A silicon-phosphorus (SiP) epitaxial layer is formed serving as a source/drain (S/D) region. A crystalline metal silicide layer is formed directly on the SiP epitaxial layer and thus prevents oxidation of the SiP epitaxial layer. A contact plug is formed over the crystalline metal silicide layer.
-
公开(公告)号:US11705492B2
公开(公告)日:2023-07-18
申请号:US17246726
申请日:2021-05-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Fan Li , Kuo-Chin Hung , Wen-Yi Teng , Ti-Bin Chen
IPC: H01L29/417 , H01L29/49 , H01L29/423 , H01L21/311 , H01L29/66 , H01L29/161 , H01L29/78 , H01L29/165
CPC classification number: H01L29/41775 , H01L21/31116 , H01L29/161 , H01L29/42364 , H01L29/495 , H01L29/6653 , H01L29/66545 , H01L29/66575 , H01L29/7843 , H01L29/165 , H01L29/6656 , H01L29/7848
Abstract: A first gate and a second gate are formed on a substrate with a gap between the first and second gates. The first gate has a first sidewall. The second gate has a second sidewall directly facing the first sidewall. A first sidewall spacer is disposed on the first sidewall. A second sidewall spacer is disposed on the second sidewall. A contact etch stop layer is deposited on the first and second gates and on the first and second sidewall spacers. The contact etch stop layer is subjected to a tilt-angle plasma etching process to trim a corner portion of the contact etch stop layer. An inter-layer dielectric layer is then deposited on the contact etch stop layer and into the gap.
-
公开(公告)号:US10541309B2
公开(公告)日:2020-01-21
申请号:US15853867
申请日:2017-12-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Fan Li , Kuo-Chin Hung , Wen-Yi Teng , Ti-Bin Chen
IPC: H01L29/417 , H01L29/49 , H01L29/423 , H01L29/161 , H01L29/78 , H01L29/66 , H01L21/311
Abstract: A semiconductor structure is disclosed. The semiconductor structure includes first and second metal gates on a substrate with a gap therebetween. The first metal gate has a first sidewall, and the second metal gate has a second sidewall directly facing the first sidewall. A contact etch stop layer (CESL) is disposed within the gap and extends along the first and second sidewalls. The CESL has a first top portion adjacent to a top surface of the first metal gate and a second top portion adjacent to a top surface of the second metal gate. The first top portion and the second top portion have a trapezoid cross-sectional profile. A first sidewall spacer is disposed on the first sidewall and between the CESL and the first metal gate. A second sidewall spacer is disposed on the second sidewall and between the CESL and the second metal gate.
-
公开(公告)号:US20170323950A1
公开(公告)日:2017-11-09
申请号:US15656778
申请日:2017-07-21
Applicant: United Microelectronics Corp.
Inventor: Pin-Hong Chen , Kuo-Chih Lai , Chia-Chang Hsu , Chun-Chieh Chiu , Li-Han Chen , Min-Chuan Tsai , Kuo-Chin Hung , Wei-Chuan Tsai , Hsin-Fu Huang , Chi-Mao Hsu
IPC: H01L29/66 , H01L29/45 , H01L21/285 , H01L29/267 , H01L29/78
CPC classification number: H01L29/665 , H01L21/28518 , H01L21/76843 , H01L21/76855 , H01L21/76897 , H01L29/267 , H01L29/45 , H01L29/7845 , H01L29/785
Abstract: A semiconductor process is described. A silicon-phosphorus (SiP) epitaxial layer is formed serving as a source/drain (S/D) region. A crystalline metal silicide layer is formed directly on the SiP epitaxial layer and thus prevents oxidation of the SiP epitaxial layer. A contact plug is formed over the crystalline metal silicide layer.
-
公开(公告)号:US09985110B2
公开(公告)日:2018-05-29
申请号:US15656778
申请日:2017-07-21
Applicant: United Microelectronics Corp.
Inventor: Pin-Hong Chen , Kuo-Chih Lai , Chia-Chang Hsu , Chun-Chieh Chiu , Li-Han Chen , Min-Chuan Tsai , Kuo-Chin Hung , Wei-Chuan Tsai , Hsin-Fu Huang , Chi-Mao Hsu
IPC: H01L27/088 , H01L29/66 , H01L29/45 , H01L29/267 , H01L29/78 , H01L21/285
CPC classification number: H01L29/665 , H01L21/28518 , H01L21/76843 , H01L21/76855 , H01L21/76897 , H01L29/267 , H01L29/45 , H01L29/7845 , H01L29/785
Abstract: A semiconductor process is described. A silicon-phosphorus (SiP) epitaxial layer is formed serving as a source/drain (S/D) region. A crystalline metal silicide layer is formed directly on the SiP epitaxial layer and thus prevents oxidation of the SiP epitaxial layer. A contact plug is formed over the crystalline metal silicide layer.
-
8.
公开(公告)号:US20180138125A1
公开(公告)日:2018-05-17
申请号:US15853978
申请日:2017-12-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kun-Ju Li , Kuo-Chin Hung , Min-Chuan Tsai , Wei-Chuan Tsai , Yi-Han Liao , Chun-Tsen Lu , Fu-Shou Tsai , Li-Chieh Hsu
IPC: H01L23/528 , H01L29/417 , H01L23/532 , H01L21/768 , H01L23/522
CPC classification number: H01L23/5283 , H01L21/76843 , H01L21/76846 , H01L21/76883 , H01L23/485 , H01L23/5228 , H01L23/53238 , H01L23/53266 , H01L29/41758 , H01L29/66628 , H01L29/7833
Abstract: A layout structure including a conductive structure is provided. The layout structure includes a dielectric layer formed on a substrate and a conductive structure formed in the dielectric layer. And the conductive structure further includes a barrier layer, a metal layer formed within the barrier layer, and a high resistive layer sandwiched in between the barrier layer and the metal layer.
-
公开(公告)号:US09640482B1
公开(公告)日:2017-05-02
申请号:US15097301
申请日:2016-04-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Pin-Hong Chen , Kuo-Chih Lai , Min-Chuan Tsai , Chun-Chieh Chiu , Li-Han Chen , Yen-Tsai Yi , Wei-Chuan Tsai , Kuo-Chin Hung , Hsin-Fu Huang , Chi-Mao Hsu
IPC: H01L23/532 , H01L23/528 , H01L21/768 , H01L29/45 , H01L23/522
CPC classification number: H01L29/45 , H01L21/28518 , H01L21/76843 , H01L21/76889 , H01L21/76897 , H01L23/485 , H01L23/5226 , H01L23/53266
Abstract: The present invention utilizes a barrier layer in the contact hole to react with an S/D region to form a silicide layer. After forming the silicide layer, a directional deposition process is performed to form a first metal layer primarily on the barrier layer at the bottom of the contact hole, so that very little or even no first metal layer is disposed on the barrier layer at the sidewall of the contact hole. Then, the second metal layer is deposited from bottom to top in the contact hole as the deposition rate of the second metal layer on the barrier layer is slower than the deposition rate of the second metal layer on the first metal layer.
-
公开(公告)号:US20160013100A1
公开(公告)日:2016-01-14
申请号:US14461433
申请日:2014-08-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kun-Ju Li , Po-Cheng Huang , Chih-Chien Liu , Yu-Ting Li , Jen-Chieh Lin , Chang-Hung Kung , Wen-Chin Lin , Chih-Hsun Lin , Kuo-Chin Hung
IPC: H01L21/768 , H01L23/48
CPC classification number: H01L21/76843 , H01L21/32136 , H01L21/3215 , H01L21/76859 , H01L21/76865 , H01L21/76874 , H01L21/76879 , H01L29/41791 , H01L29/66545 , H01L29/6656 , H01L29/66795
Abstract: A via structure and a method of forming the same are provided. In the forming method of the present invention, a via is formed in a dielectric layer. Next, a U-shaped seed layer is formed in the via. After that, a conductive material is selectively formed in the via to form a conductive bulk layer in the via. Through the present invention, the purposes of effectively removing the overhang adjacent to the opening of the via and protecting the U-shaped seed layer in the via can be achieved.
Abstract translation: 提供通孔结构及其形成方法。 在本发明的形成方法中,在电介质层中形成通孔。 接下来,在通孔中形成U形种子层。 之后,在通路中选择性地形成导电材料,以在通孔中形成导电体层。 通过本发明,可以实现有效地去除邻近通孔开口的突出端并保护通孔中的U形种子层的目的。
-
-
-
-
-
-
-
-
-