Chip package and method for fabricating the same
    9.
    发明授权
    Chip package and method for fabricating the same 有权
    芯片封装及其制造方法

    公开(公告)号:US08207615B2

    公开(公告)日:2012-06-26

    申请号:US13010478

    申请日:2011-01-20

    IPC分类号: H01L23/48

    摘要: An embodiment of the invention provides a chip package, which includes a substrate having an upper surface and a lower surface, a chip disposed in or on the substrate, a pad disposed in or on the substrate and electrically connected to the chip, a hole extending from the lower surface toward the upper surface, exposing the pad, wherein a lower opening of the hole near the lower surface has a width that is shorter than that of an upper opening of the hole near the upper surface, an insulating layer located overlying a sidewall of the hole, and a conducting layer located overlying the insulating layer and electrically connected to the pad.

    摘要翻译: 本发明的实施例提供了一种芯片封装,其包括具有上表面和下表面的基板,设置在基板中或基板上的芯片,设置在基板中或基板上并与芯片电连接的焊盘, 从下表面向上表面露出焊盘,其中靠近下表面的孔的下开口具有比上表面附近的孔的上开口短的宽度,绝缘层位于 孔的侧壁,以及位于绝缘层上方并电连接到焊盘的导电层。

    CHIP PACKAGE AND METHOD FOR FABRICATING THE SAME
    10.
    发明申请
    CHIP PACKAGE AND METHOD FOR FABRICATING THE SAME 有权
    芯片包装及其制造方法

    公开(公告)号:US20110175236A1

    公开(公告)日:2011-07-21

    申请号:US13010478

    申请日:2011-01-20

    IPC分类号: H01L23/48 H01L21/44

    摘要: An embodiment of the invention provides a chip package, which includes a substrate having an upper surface and a lower surface, a chip disposed in or on the substrate, a pad disposed in or on the substrate and electrically connected to the chip, a hole extending from the lower surface toward the upper surface, exposing the pad, wherein a lower opening of the hole near the lower surface has a width that is shorter than that of an upper opening of the hole near the upper surface, an insulating layer located overlying a sidewall of the hole, and a conducting layer located overlying the insulating layer and electrically connected to the pad.

    摘要翻译: 本发明的实施例提供了一种芯片封装,其包括具有上表面和下表面的基板,设置在基板中或基板上的芯片,设置在基板中或基板上并与芯片电连接的焊盘, 从下表面向上表面露出焊盘,其中靠近下表面的孔的下开口具有比上表面附近的孔的上开口短的宽度,绝缘层位于 孔的侧壁,以及位于绝缘层上方并电连接到焊盘的导电层。