Chip package and method for fabricating the same
    9.
    发明授权
    Chip package and method for fabricating the same 有权
    芯片封装及其制造方法

    公开(公告)号:US08575634B2

    公开(公告)日:2013-11-05

    申请号:US12981600

    申请日:2010-12-30

    IPC分类号: H01L33/60 H01L33/48

    摘要: The present invention provides a chip package, including: a chip having a semiconductor device thereon; a cap layer over the semiconductor device; a spacer layer between the chip and the cap layer, wherein the spacer layer surrounds the semiconductor device and forms a cavity between the chip and the cap layer; and an anti-reflective layer between the cap layer and the chip, wherein the anti-reflective layer has a overlapping region with the spacer layer and extends into the cavity. Furthermore, a method for fabricating a chip package is also provided.

    摘要翻译: 本发明提供了一种芯片封装,包括:其上具有半导体器件的芯片; 半导体器件上的覆盖层; 在所述芯片和所述盖层之间的间隔层,其中所述间隔层围绕所述半导体器件并且在所述芯片和所述盖层之间形成空腔; 以及在所述盖层和所述芯片之间的抗反射层,其中所述抗反射层具有与所述间隔层的重叠区域并延伸到所述空腔中。 此外,还提供了一种用于制造芯片封装的方法。

    Chip package and method for forming the same
    10.
    发明授权
    Chip package and method for forming the same 有权
    芯片封装及其形成方法

    公开(公告)号:US09024437B2

    公开(公告)日:2015-05-05

    申请号:US13524985

    申请日:2012-06-15

    IPC分类号: H01L23/48 H01L21/78 H01L23/31

    摘要: An embodiment of the invention provides a chip package which includes: a substrate having a plurality of sides and a plurality of corner regions, wherein each of the corner regions is located at an intersection of at least two of the sides of the substrate; a device region formed in the substrate; a conducting layer disposed on the substrate and electrically connected to the device region; an insulating layer disposed between the substrate and the conducting layer; and a carrier substrate, wherein the substrate is disposed on the carrier substrate, and the substrate has a recess extending towards the carrier substrate in at least one of the corner regions.

    摘要翻译: 本发明的实施例提供一种芯片封装,其包括:具有多个侧面和多个拐角区域的基板,其中每个所述拐角区域位于所述基板的至少两个侧面的相交处; 形成在所述基板中的器件区域; 导电层,其设置在所述基板上并电连接到所述器件区域; 设置在所述基板和所述导电层之间的绝缘层; 以及载体基板,其中所述基板设置在所述载体基板上,并且所述基板具有在至少一个所述拐角区域中朝向所述载体基板延伸的凹部。