Integrated circuit including a voltage divider and methods of operating the same
    1.
    发明授权
    Integrated circuit including a voltage divider and methods of operating the same 有权
    集成电路包括分压器及其操作方法

    公开(公告)号:US08780628B2

    公开(公告)日:2014-07-15

    申请号:US13241932

    申请日:2011-09-23

    IPC分类号: G11C16/04

    摘要: An integrated circuit includes at least one FLASH memory array and at least one capacitor array disposed over a substrate. The at least one capacitor array includes a plurality of capacitor cell structures. The capacitor cell structures each includes a first capacitor electrode disposed over the substrate. A second capacitor electrode is disposed over the first capacitor electrode. A third capacitor electrode is disposed adjacent to first sidewalls of the first and second capacitor electrodes. A fourth capacitor electrode is disposed adjacent to second sidewalls of the first and second capacitor electrodes.

    摘要翻译: 集成电路包括至少一个闪存阵列和设置在衬底上的至少一个电容器阵列。 所述至少一个电容器阵列包括多个电容器单元结构。 电容器单元结构各自包括设置在基板上的第一电容器电极。 第二电容器电极设置在第一电容器电极上。 第三电容器电极设置成与第一和第二电容器电极的第一侧壁相邻。 第四电容器电极设置成与第一和第二电容器电极的第二侧壁相邻。

    PROCESS-COMPATIBLE DECOUPLING CAPACITOR AND METHOD FOR MAKING THE SAME
    2.
    发明申请
    PROCESS-COMPATIBLE DECOUPLING CAPACITOR AND METHOD FOR MAKING THE SAME 有权
    工艺兼容的解压电容器及其制造方法

    公开(公告)号:US20140021584A1

    公开(公告)日:2014-01-23

    申请号:US13553086

    申请日:2012-07-19

    IPC分类号: H01L29/86 H01L21/02

    摘要: Provided is decoupling capacitor device. The decoupling capacitor device includes a first dielectric layer portion that is deposited in a deposition process that also deposits a second dielectric layer portion for a non-volatile memory cell. Both portions are patterned using a single mask. A system-on-chip (SOC) device is also provided, the SOC include an RRAM cell and a decoupling capacitor situated in a single inter-metal dielectric layer. Also a method for forming a process-compatible decoupling capacitor is provided. The method includes patterning a top electrode layer, an insulating layer, and a bottom electrode layer to form a non-volatile memory element and a decoupling capacitor.

    摘要翻译: 提供去耦电容器件。 去耦电容器装置包括在沉积工艺中沉积的第一电介质层部分,其沉积用于非易失性存储单元的第二电介质层部分。 使用单个掩模对两个部分进行图案化。 还提供了片上系统(SOC)器件,SOC包括位于单个金属间介电层中的RRAM单元和去耦电容器。 还提供了一种形成工艺兼容去耦电容器的方法。 该方法包括图案化顶部电极层,绝缘层和底部电极层,以形成非易失性存储元件和去耦电容器。

    Method for reshaping silicon surfaces with shallow trench isolation
    3.
    发明授权
    Method for reshaping silicon surfaces with shallow trench isolation 有权
    用浅沟槽隔离重新形成硅表面的方法

    公开(公告)号:US08124494B2

    公开(公告)日:2012-02-28

    申请号:US11778558

    申请日:2007-07-16

    IPC分类号: H01L21/76

    CPC分类号: H01L29/7833 H01L21/76224

    摘要: A method for making a semiconductor device by reshaping a silicon surface with a sacrificial layer is presented. In the present invention the steps of forming a sacrificial dielectric layer and removing the sacrificial dielectric layer are repeated multiple times in order to remove sharp edges from the silicon surface near the field oxides. Another aspect of the present invention includes making a MOSFET transistor that incorporates the forming and removing of multiple sacrificial layers into the process.

    摘要翻译: 提出了一种通过用牺牲层重塑硅表面来制造半导体器件的方法。 在本发明中,形成牺牲电介质层和去除牺牲电介质层的步骤被重复多次,以便从场氧化物附近的硅表面去除尖锐的边缘。 本发明的另一方面包括制造一种MOSFET晶体管,其将多个牺牲层的形成和去除结合到该工艺中。

    Split-gate memory cells and fabrication methods thereof
    4.
    发明授权
    Split-gate memory cells and fabrication methods thereof 失效
    分离栅存储单元及其制造方法

    公开(公告)号:US07667261B2

    公开(公告)日:2010-02-23

    申请号:US11785382

    申请日:2007-04-17

    IPC分类号: H01L29/788

    CPC分类号: H01L27/115 H01L27/11521

    摘要: Split-gate memory cells and fabrication methods thereof. A split-gate memory cell comprises a plurality of isolation regions formed on a semiconductor substrate along a first direction, between two adjacent isolation regions defining an active region having a pair of drains and a source region. A top level of the active regions is lower than a top level of the isolation regions. A pair of floating gates is disposed on the active regions and aligned with the isolation regions, wherein a passivation layer is disposed on the floating gate to prevent thinning from CMP. A pair of control gates is self-aligned with the floating gates and disposed on the floating gates along a second direction. A source line is disposed between the pair of control gates along the second direction. A pair of select gates is disposed on the outer sidewalls of the pair of control gates along the second direction.

    摘要翻译: 分离栅存储单元及其制造方法。 分离栅存储器单元包括沿着第一方向在半导体衬底上形成的多个隔离区域,在限定具有一对漏极和源极区域的有源区域的两个相邻隔离区域之间。 活动区域的顶层低于隔离区域的顶层。 一对浮置栅极设置在有源区上并与隔离区对准,其中钝化层设置在浮栅上以防止CMP变薄。 一对控制栅极与浮动栅极自对准,并沿第二方向设置在浮动栅极上。 源极线沿第二方向设置在该对控制栅极之间。 一对选择栅极沿着第二方向设置在该对控制栅极的外侧壁上。

    Split-gate memory cells and fabrication methods thereof
    5.
    发明授权
    Split-gate memory cells and fabrication methods thereof 有权
    分离栅存储单元及其制造方法

    公开(公告)号:US07652318B2

    公开(公告)日:2010-01-26

    申请号:US11592290

    申请日:2006-11-03

    IPC分类号: H01L29/788

    CPC分类号: H01L27/115 H01L27/11521

    摘要: Split-gate memory cells and fabrication methods thereof. A split-gate memory cell comprises a plurality of isolation regions formed on a semiconductor substrate along a first direction, between two adjacent isolation regions defining an active region having a pair of drains and a source region. A pair of floating gates are disposed on the active regions and self-aligned with the isolation regions, wherein a top level of the floating gate is equal to a top level of the isolation regions. A pair of control gates are self-aligned with the floating gates and disposed on the floating gates along a second direction. A source line is disposed between the pair of control gates along the second direction. A pair of select gates are disposed on the outer sidewalls of the pair of control gates along the second direction.

    摘要翻译: 分离栅存储单元及其制造方法。 分离栅极存储单元包括沿着第一方向形成在半导体衬底上的多个隔离区域,两个相邻的隔离区域限定具有一对漏极和源极区域的有源区域。 一对浮置栅极设置在有源区上并与隔离区自对准,其中浮置栅极的顶层等于隔离区的顶层。 一对控制栅极与浮动栅极自对准并沿着第二方向设置在浮动栅极上。 源极线沿第二方向设置在该对控制栅极之间。 一对选择栅极沿着第二方向设置在该对控制栅极的外侧壁上。

    Flash memory devices with box shaped polygate structures
    6.
    发明授权
    Flash memory devices with box shaped polygate structures 有权
    具有盒形多孔结构的闪存设备

    公开(公告)号:US07385244B2

    公开(公告)日:2008-06-10

    申请号:US11051845

    申请日:2005-02-03

    IPC分类号: H01L29/788

    摘要: A method for forming an improved etching hardmask oxide layer in a polysilicon etching process including providing a planarized semiconductor wafer process surface including adjacent first exposed polysilicon portions and exposed oxide portions; selectively etching through a thickness portion of the exposed oxide portions; thermally growing an oxide hardmask layer over the exposed polysilicon portions to form oxide hardmask portions; exposing second exposed polysilicon portions adjacent at least one oxide hardmask portion; and, etching through a thickness portion of the second exposed polysilicon portions.

    摘要翻译: 一种在多晶硅蚀刻工艺中形成改进的蚀刻硬掩模氧化物层的方法,包括提供包括相邻的第一裸露多晶硅部分和暴露的氧化物部分的平坦化的半导体晶片工艺表面; 选择性地蚀刻暴露的氧化物部分的厚度部分; 在暴露的多晶硅部分上热生长氧化物硬掩模层以形成氧化物硬掩模部分; 暴露出与至少一个氧化物硬掩模部分相邻的第二暴露的多晶硅部分; 并且蚀刻穿过第二暴露的多晶硅部分的厚度部分。

    Flash memory cell with split gate structure and method for forming the same
    7.
    发明申请
    Flash memory cell with split gate structure and method for forming the same 有权
    具有分离栅结构的闪存单元及其形成方法

    公开(公告)号:US20070205436A1

    公开(公告)日:2007-09-06

    申请号:US11368714

    申请日:2006-03-06

    IPC分类号: H01L29/76

    摘要: A split gate memory cell. A floating gate is disposed on and insulated from a substrate comprising an active area separated by a pair of isolation structures formed therein. The floating gate is disposed between the pair of isolation structures and does not overlap the upper surface thereof. A cap layer is disposed on the floating gate. A control gate is disposed over the sidewall of the floating gate and insulated therefrom, partially extending to the upper surface of the cap layer. A source region is formed in the substrate near one side of the floating gate.

    摘要翻译: 分离门存储单元。 浮置栅极设置在基板上并与基板绝缘,该基板包括由形成在其中的一对隔离结构分开的有源区域。 浮栅设置在一对隔离结构之间,并且不与其上表面重叠。 盖层设置在浮动栅上。 控制栅极设置在浮动栅极的侧壁上并与其绝缘,部分地延伸到盖层的上表面。 源极区域形成在靠近浮动栅极一侧的衬底中。

    Split-gate P-channel flash memory cell with programming by band-to-band hot electron method
    8.
    发明授权
    Split-gate P-channel flash memory cell with programming by band-to-band hot electron method 有权
    分频门P通道闪存单元,采用带对带热电子法进行编程

    公开(公告)号:US07106629B2

    公开(公告)日:2006-09-12

    申请号:US10788949

    申请日:2004-02-27

    IPC分类号: G11C11/34

    摘要: A split-gate, P-channel flash memory cell having a band-to-band hot electron (BBHE) programming method is defined to improve the endurance characteristics of performance of the cell. The split-gate, P-channel structure, which includes a P+ drain, P+ source, floating gate and a control gate, advantageously improves protection from over-erase and hot-hole trap conditions, and improves programming speed and higher injection efficiency. The cell is erased by a polysilicon-polysilicon tunneling technique.

    摘要翻译: 定义了具有带 - 带热电子(BBHE)编程方法的分裂门P通道快闪存储器单元,以提高电池性能的耐久特性。 包括P +漏极,P +源极,浮动栅极和控制栅极的分离栅极P沟道结构有利地提高了对过度擦除和热阱阱条件的保护,并提高了编程速度和更高的注入效率。 电池被多晶硅多晶硅隧道技术擦除。

    Novel process for erase improvement in a non-volatile memory device
    9.
    发明申请
    Novel process for erase improvement in a non-volatile memory device 有权
    用于擦除非易失性存储器件中的擦除的新方法

    公开(公告)号:US20060170029A1

    公开(公告)日:2006-08-03

    申请号:US11045850

    申请日:2005-01-28

    IPC分类号: H01L29/788

    摘要: A method of making embedded non-volatile memory devices includes forming a first mask layer overlying a polycrystalline silicon layer in a cell region and a peripheral region on a semiconductor substrate wherein the first mask layer has a plurality of openings in the cell region. Portions of the polycrystalline silicon layer exposed in the plurality of openings can be oxidized to form a plurality of poly-oxide regions, and the first mask layer can then be removed. The polycrystalline silicon layer not covered by the plurality of poly-oxide regions can be etched to form a plurality of floating gates, wherein etching the polycrystalline silicon layer is accompanied by a sputtering. A dielectric layer can then be formed, as well as a second mask layer in both the cell region and the peripheral region. The second mask layer in the cell region is partially etched back after a photoresist layer is formed over the second mask layer in the peripheral region. The dielectric layer is partially etched to form multiple thicknesses of the dielectric layer. The second mask layer is removed and a plurality of control gates are formed partially overlying the plurality of floating gates in the cell region.

    摘要翻译: 一种制造嵌入式非易失性存储器件的方法包括形成覆盖单元区域中的多晶硅层的第一掩模层和半导体衬底上的外围区域,其中第一掩模层在单元区域中具有多个开口。 在多个开口中暴露的多晶硅层的一部分可以被氧化以形成多个多晶氧化物区域,然后可以去除第一掩模层。 可以蚀刻不被多个多晶氧化物区域覆盖的多晶硅层以形成多个浮栅,其中蚀刻多晶硅层伴随着溅射。 然后可以形成电介质层,以及在电池区域和周边区域中形成第二掩模层。 在周边区域中的第二掩模层上形成光致抗蚀剂层之后,单元区域中的第二掩模层被部分地回蚀。 电介质层被部分蚀刻以形成介电层的多个厚度。 去除第二掩模层,并且多个控制栅极部分地覆盖在单元区域中的多个浮动栅极上。

    Space process to prevent the reverse tunneling in split gate flash
    10.
    发明授权
    Space process to prevent the reverse tunneling in split gate flash 失效
    空间过程,以防止分流门闪光中的反向隧道

    公开(公告)号:US07030444B2

    公开(公告)日:2006-04-18

    申请号:US10786798

    申请日:2004-02-25

    IPC分类号: H01L29/788

    摘要: A split gate flash memory cell structure is disclosed for prevention of reverse tunneling. A gate insulator layer is formed over a semiconductor surface and a floating gate is disposed over the gate insulator layer. A floating gate insulator layer is disposed over the floating gate and sidewall insulator spacers are disposed along bottom portions of the floating gate sidewall adjacent to said gate insulator layer. The sidewall insulator spacers are formed from a spacer insulator layer that had been deposited in a manner that constitutes a minimal expenditure of an available thermal budget and etching processes used in fashioning the sidewall insulator spacers etch the spacer insulator layer faster than the gate insulator layer and the floating gate insulator layer. An intergate insulator layer is disposed over exposed portions of the gate insulator layer, the floating gate, the floating gate insulator layer and the sidewall insulator spacers. A conductive control gate is disposed over the intergate insulator layer, covering about half of the floating gate.

    摘要翻译: 公开了一种用于防止反向隧道的分裂门闪存单元结构。 在半导体表面上形成栅极绝缘体层,并且在栅极绝缘体层上方设置浮置栅极。 浮置栅极绝缘体层设置在浮置栅极之上,并且侧壁绝缘体间隔物沿邻近所述栅极绝缘体层的浮动栅极侧壁的底部设置。 侧壁绝缘体间隔物由间隔绝缘体层形成,该间隔绝缘体层以构成可用热预算的最小消耗量的方式沉积,并且蚀刻工艺用于形成侧壁绝缘体间隔层比栅极绝缘体层更快蚀刻间隔绝缘体层, 浮栅绝缘体层。 栅极绝缘体层设置在栅极绝缘体层,浮置栅极,浮置栅极绝缘体层和侧壁绝缘体间隔物的暴露部分之上。 导电控制栅极设置在栅极绝缘体层之上,覆盖浮动栅极的大约一半。