RADIO COMMUNICATION DEVICE AND PLL LOOP CONTROL METHOD
    3.
    发明申请
    RADIO COMMUNICATION DEVICE AND PLL LOOP CONTROL METHOD 审中-公开
    无线电通信设备和PLL环路控制方法

    公开(公告)号:US20160269171A1

    公开(公告)日:2016-09-15

    申请号:US14844977

    申请日:2015-09-03

    发明人: Hiroki SAKURAI

    摘要: According to one embodiment, a radio communication device includes PLL circuit that adjusts, based on control data, a frequency of an output signal to a target value, a holder that temporarily holds, when a hold instruction signal to hold the control data is input, a state of the control data and releases, when an unhold instruction signal to unhold the control data is input, a holding state of the control data, a control unit that outputs the hold instruction signal in a PLL lock state in which the frequency of the output signal reaches the target value, and outputs the unhold instruction signal after the hold instruction signal is output and before the frequency of the output signal deviates from the target value or a vicinity of the target value.

    摘要翻译: 根据一个实施例,无线电通信装置包括PLL电路,PLL电路基于控制数据将输出信号的频率调整为目标值,当输入保持控制数据的保持指令信号时暂时保持的持有者, 控制数据的状态,当输入取消保持控制数据的未保持指令信号时,释放控制数据的保持状态,在PLL锁定状态下输出保持指示信号的控制单元,其中, 输出信号达到目标值,并且在保持指令信号输出之后并且在输出信号的频率偏离目标值或目标值附近之前输出未保持指令信号。

    Arbitrary phase trajectory frequency synthesizer
    4.
    发明授权
    Arbitrary phase trajectory frequency synthesizer 有权
    任意相位轨迹频率合成器

    公开(公告)号:US09300307B2

    公开(公告)日:2016-03-29

    申请号:US14616192

    申请日:2015-02-06

    摘要: A frequency synthesizer directly generates phase modulated radio-frequency (RF) signals. The frequency synthesizer includes a voltage controlled oscillator (VCO) producing a synthesized frequency signal having a frequency controlled based on a signal received at an input of the VCO. A digitally adjustable frequency divider produces a reduced frequency signal from the synthesized frequency signal. A phase digital-to-analog converter (DAC) produces a delayed version of a timing signal (e.g., the reduced frequency signal, or a reference clock signal) that is delayed according to a digital control signal. A phase detector (PD) produces a phase control signal from the reduced frequency signal and/or the delayed timing signal. A digital signal converter controls the digitally adjustable frequency divider and the phase DAC so as to cause a phase or frequency of the synthesized frequency signal output by the VCO to track a desired phase or frequency trajectory encoded in a digital signal.

    摘要翻译: 频率合成器直接产生相位调制的射频(RF)信号。 频率合成器包括压控振荡器(VCO),其产生具有基于在VCO的输入处接收的信号的频率控制的合成频率信号。 数字可调分频器产生来自合成频率信号的降频信号。 相位数/模转换器(DAC)产生根据数字控制信号延迟的定时信号(例如,降频信号或参考时钟信号)的延迟版本。 相位检测器(PD)从降频信号和/或延迟定时信号产生相位控制信号。 数字信号转换器控制数字可调分频器和相位DAC,以使由VCO输出的合成频率信号的相位或频率跟踪以数字信号编码的所需相位或频率轨迹。

    Frequency Modulation Based on Two Path Modulation
    5.
    发明申请
    Frequency Modulation Based on Two Path Modulation 审中-公开
    基于两路调制的调频

    公开(公告)号:US20150263670A1

    公开(公告)日:2015-09-17

    申请号:US14203572

    申请日:2014-03-11

    IPC分类号: H03B5/12

    摘要: A two path direct frequency modulation system is disclosed. The system includes a Varactor, a voltage-controlled oscillator (VCO) calibration capacitor bank including a first plurality of switchable capacitors, and a frequency deviation capacitor bank including a second plurality of switchable capacitors. The method includes switching on or off a number of the first plurality of switchable capacitors to obtain a desired frequency band and determining number of cycles within a first predetermined time to obtain a first count, switching on or off a number of the first plurality of switchable capacitors or of the second plurality of switchable capacitors to change the desired frequency band and determining number of cycles within a second predetermined time to obtain a second count, and modulating a data signal by switching on or off a switchable capacitors of the second plurality of switchable capacitors according to the first and the second count.

    摘要翻译: 公开了一种双路直接调频系统。 该系统包括Varactor,包括第一多个可切换电容器的压控振荡器(VCO)校准电容器组,以及包括第二多个可切换电容器的频偏电容器组。 该方法包括:接通或关闭第一多个可切换电容器的数量以获得期望的频带,并且确定在第一预定时间内的周期数以获得第一计数,接通或关闭第一多个可切换电容器 电容器或第二多个可切换电容器,以改变期望的频带并确定在第二预定时间内的周期数以获得第二计数,以及通过接通或关闭第二多个可切换电容器的可切换电容器来调制数据信号 电容器根据第一和第二计数。

    Frequency modulation circuit, transmission circuit, and communication apparatus
    7.
    发明授权
    Frequency modulation circuit, transmission circuit, and communication apparatus 有权
    频率调制电路,传输电路和通信装置

    公开(公告)号:US07979037B2

    公开(公告)日:2011-07-12

    申请号:US11878286

    申请日:2007-07-23

    申请人: Toru Matsuura

    发明人: Toru Matsuura

    IPC分类号: H04B1/04

    摘要: A bandpass type delta sigma modulation section performs delta sigma modulation on an inputted modulation signal such that quantization noise is reduced in a frequency band which requires low noise. A low pass filter removes a noise component in a high frequency region from the signal on which the delta sigma modulation has been performed. A frequency modulation circuit reduces noise in the frequency band which requires low noise with the bandpass type delta sigma modulation section and the low pass filter, and reduces noise in the vicinity of a direct current component DC with a feedback comparison section and a loop filter.

    摘要翻译: 带通型ΔΣ调制部分对输入的调制信号执行ΔΣ调制,使得量化噪声在需要低噪声的频带中减小。 低通滤波器从已经执行了Δ-Σ调制的信号中去除高频区域中的噪声分量。 频率调制电路通过带通型ΔΣ调制部分和低通滤波器降低需要低噪声的频带中的噪声,并且通过反馈比较部分和环路滤波器降低直流分量DC附近的噪声。

    FREQUENCY MODULATION CIRCUIT, TRANSMITTER, AND COMMUNICATION APPARATUS
    8.
    发明申请
    FREQUENCY MODULATION CIRCUIT, TRANSMITTER, AND COMMUNICATION APPARATUS 有权
    频率调制电路,发射机和通信设备

    公开(公告)号:US20100203852A1

    公开(公告)日:2010-08-12

    申请号:US12762601

    申请日:2010-04-19

    申请人: Toru MATSUURA

    发明人: Toru MATSUURA

    IPC分类号: H04B1/04

    摘要: A bandpass type delta sigma modulation section 15 performs delta sigma modulation on an inputted modulation signal such that quantization noise is reduced in a frequency band which requires low noise. An LPF 16 removes a noise component in a high frequency region from the signal on which the delta sigma modulation has been performed. A frequency modulation circuit 1 reduces noise in the frequency band which requires low noise with the bandpass type delta sigma modulation section 15 and the LPF 16, and reduces noise in the vicinity of a direct current component DC with a feedback comparison section 11 and a loop filter 12.

    摘要翻译: 带通型ΔΣ调制部分15对输入的调制信号执行ΔΣ调制,使得量化噪声在需要低噪声的频带中减小。 LPF16从已经执行了ΔΣ调制的信号中去除高频区域中的噪声分量。 频率调制电路1通过带通型ΔΣ调制部分15和LPF 16降低需要低噪声的频带中的噪声,并且通过反馈比较部分11和环路减小直流分量DC附近的噪声 过滤器12。

    Polar Modulation Apparatus and Method Using Fm Modulation
    9.
    发明申请
    Polar Modulation Apparatus and Method Using Fm Modulation 失效
    极调制装置及使用Fm调制方法

    公开(公告)号:US20080266015A1

    公开(公告)日:2008-10-30

    申请号:US12090727

    申请日:2006-10-18

    IPC分类号: H03C5/00

    摘要: The present invention relates to a polar modulation apparatus and method, in which an in-phase and a quadrature-phase signal are processed in the analog domain to generate an analog signal corresponding to a derivative of a phase component of said polar-modulated signal. The analog signal is then input to a control input of a controlled oscillator (40). As an example, the processing may be based on a differentiate-and-multiply algorithm in the analog domain. Thereby, phase and envelope signals are generated in the analog domain and bandwidth enlargement due to the processing of the polar signals and corresponding aliasing can be prevented to obtain a highly accurate polar-modulated output signal.

    摘要翻译: 本发明涉及一种极坐标调制装置和方法,其中在模拟域中处理同相和正交相位信号以产生对应于所述极坐标调制信号的相位分量的微分的模拟信号。 然后将模拟信号输入到受控振荡器(40)的控制输入端。 作为示例,处理可以基于模拟域中的差分和乘法算法。 因此,在模拟域中产生相位和包络信号,并且由于极坐标信号的处理而导致带宽放大,可以防止相应的混叠,从而获得高精度的极调制输出信号。

    Modulation method and apparatus with adjustable divisors of the dividers in phase-locked loop
    10.
    发明授权
    Modulation method and apparatus with adjustable divisors of the dividers in phase-locked loop 失效
    锁相环分频器可调除数的调制方法和装置

    公开(公告)号:US07292107B2

    公开(公告)日:2007-11-06

    申请号:US11163356

    申请日:2005-10-17

    IPC分类号: H03L7/00 H03C3/00

    摘要: A modulation method and a modulation apparatus in a phase-locked loop (PLL) provided. The modulation apparatus comprises a modulator, a crystal oscillator, a controllable R-divisor frequency divider, a controllable N-divisor frequency divider and a voltage-controlled oscillator (VCO). The crystal oscillator generates a fixed frequency oscillating signal. The controllable R-divisor frequency divider receives the oscillating signal from the crystal oscillator and divides the frequency by R. The VCO generates a frequency signal based on a voltage-controlled signal provided by the PLL and feedbacks the frequency signal to the controllable N-divisor frequency divider. The controller N-divisor frequency divider receives a feedback frequency from the VCO and divides the frequency by N. A PLL unit used to compare a frequency provided by the crystal oscillator and passed through the controllable R-divisor frequency divider, with a frequency provided by the VCO and passed through the controllable N-divisor frequency divider, for performing a phase-locked operation.

    摘要翻译: 提供了锁相环(PLL)中的调制方法和调制装置。 调制装置包括调制器,晶体振荡器,可控R因数分频器,可控N因数分频器和压控振荡器(VCO)。 晶体振荡器产生固定频率振荡信号。 可控R因数分频器接收来自晶体振荡器的振荡信号,并将频率除以R. VCO产生基于由PLL提供的电压控制信号的频率信号,并将频率信号反馈到可控N因数 分频器 控制器N除数分频器从VCO接收反馈频率并将频率除以N.用于比较由晶体振荡器提供的频率并通过可控R因数分频器的频率的PLL单元,频率由 VCO并通过可控N因数分频器,用于执行锁相操作。