Silicon nanotube MOSFET
    1.
    发明授权
    Silicon nanotube MOSFET 有权
    硅纳米管MOSFET

    公开(公告)号:US08871576B2

    公开(公告)日:2014-10-28

    申请号:US13036292

    申请日:2011-02-28

    摘要: A nanotubular MOSFET device and a method of fabricating the same are used to extend device scaling roadmap while maintaining good short channel effects and providing competitive drive current. The nanotubular MOSFET device includes a concentric tubular inner and outer gate separated from each other by a tubular shaped epitaxially grown silicon layer, and a source and drain respectively separated by spacers surrounding the tubular inner and outer gates. The method of forming the nanotubular MOSFET device includes: forming on a substrate a cylindrical shaped Si layer; forming an outer gate surrounding the cylindrical Si layer and positioned between a bottom spacer and a top spacer; growing a silicon epitaxial layer on the top spacer adjacent to a portion of the cylindrical shaped Si layer; etching an inner portion of the cylindrical shaped Si forming a hollow cylinder; forming an inner spacer at the bottom of the inner cylinder; forming an inner gate by filling a portion of the hollow cylinder; forming a sidewall spacer adjacent to the inner gate; and etching a deep trench for accessing and contacting the outer gate and drain.

    摘要翻译: 纳米管MOSFET器件及其制造方法用于扩展器件缩放路线图,同时保持良好的短沟道效应并提供有竞争力的驱动电流。 纳米管MOSFET器件包括通过管状外延生长硅层彼此分离的同心管状内部和外部栅极,以及分别由围绕管状内部和外部门的间隔开的源极和漏极。 形成纳米管MOSFET器件的方法包括:在衬底上形成圆柱形的Si层; 形成围绕圆柱形Si层并位于底部间隔件和顶部间隔件之间的外部门; 在与圆柱形Si层的一部分相邻的顶部间隔上生长硅外延层; 蚀刻形成中空圆筒的圆柱形Si的内部; 在内筒的底部形成内隔板; 通过填充中空圆筒的一部分形成内门; 形成邻近所述内门的侧壁间隔物; 并蚀刻用于访问和接触外部栅极和漏极的深沟槽。

    Silicon Nanotube MOSFET
    2.
    发明申请
    Silicon Nanotube MOSFET 有权
    硅纳米管MOSFET

    公开(公告)号:US20120217468A1

    公开(公告)日:2012-08-30

    申请号:US13036292

    申请日:2011-02-28

    IPC分类号: H01L29/08 H01L21/336

    摘要: A nanotubular MOSFET device and a method of fabricating the same are used to extend device scaling roadmap while maintaining good short channel effects and providing competitive drive current. The nanotubular MOSFET device includes a concentric tubular inner and outer gate separated from each other by a tubular shaped epitaxially grown silicon layer, and a source and drain respectively separated by spacers surrounding the tubular inner and outer gates. The method of forming the nanotubular MOSFET device includes: forming on a substrate a cylindrical shaped Si layer; forming an outer gate surrounding the cylindrical Si layer and positioned between a bottom spacer and a top spacer; growing a silicon epitaxial layer on the top spacer adjacent to a portion of the cylindrical shaped Si layer; etching an inner portion of the cylindrical shaped Si forming a hollow cylinder; forming an inner spacer at the bottom of the inner cylinder; forming an inner gate by filling a portion of the hollow cylinder; forming a sidewall spacer adjacent to the inner gate; and etching a deep trench for accessing and contacting the outer gate and drain.

    摘要翻译: 纳米管MOSFET器件及其制造方法用于扩展器件缩放路线图,同时保持良好的短沟道效应并提供有竞争力的驱动电流。 纳米管MOSFET器件包括通过管状外延生长硅层彼此分离的同心管状内部和外部栅极,以及分别由围绕管状内部和外部门的间隔开的源极和漏极。 形成纳米管MOSFET器件的方法包括:在衬底上形成圆柱形的Si层; 形成围绕圆柱形Si层并位于底部间隔件和顶部间隔件之间的外部门; 在与圆柱形Si层的一部分相邻的顶部间隔上生长硅外延层; 蚀刻形成中空圆筒的圆柱形Si的内部; 在内筒的底部形成内隔板; 通过填充中空圆筒的一部分形成内门; 形成邻近所述内门的侧壁间隔物; 并蚀刻用于访问和接触外部栅极和漏极的深沟槽。

    CURVED FINFETS
    3.
    发明申请
    CURVED FINFETS 有权
    弯曲的熔体

    公开(公告)号:US20080164535A1

    公开(公告)日:2008-07-10

    申请号:US11621228

    申请日:2007-01-09

    IPC分类号: H01L29/78 H01L21/336

    摘要: A method of forming a transistor patterns a semiconductor fin on a substrate, such that the fin extends from the substrate. Then, the method forms a gate conductor over a central portion of the fin, leaving end portions of the fin exposed. Next, the end portions of the fin are doped with at least one impurity to leave the central portion of the fin as a semiconductor and form the end portions of the fin as conductors. The end portions of the fin are undercut to disconnect the end portions of the fin from the substrate, such that the fin is connected to the substrate along a central portion and is disconnected from the substrate along the end portions and that the end portions are free to move and the central portion is not free to move. A straining layer is formed on a first side of the fin and the straining layer imparts physical pressure on the fin such that the end portions are permanently moved away from a straight-line orientation with the central portion after the forming of the straining layer. Thus, the undercutting in combination with the forming of the straining layer curves the fin such that, when viewed from a top of the substrate, the fin is bowed and has a curved shape.

    摘要翻译: 一种形成晶体管的方法在衬底上形成半导体鳍片,使得鳍片从衬底延伸。 然后,该方法在鳍片的中心部分上形成栅极导体,使翅片的端部部分露出。 接下来,翅片的端部掺杂有至少一种杂质,以使翅片的中心部分作为半导体,并将翅片的端部形成为导体。 翅片的端部被底切以使翅片的端部与基板断开,使得翅片沿着中心部分连接到基板,并且沿着端部与基板断开,并且端部部分是自由的 移动,中央部分不能自由移动。 在翅片的第一侧上形成有应变层,并且应变层在翅片上施加物理压力,使得端部在紧固层形成之后永久地与中心部分的直线取向远离。 因此,与形成应变层相结合的底切使翅片弯曲,使得当从基板的顶部观察时,翅片弯曲并具有弯曲形状。

    Curved FINFETs
    5.
    发明授权
    Curved FINFETs 有权
    弯曲的FINFET

    公开(公告)号:US07538391B2

    公开(公告)日:2009-05-26

    申请号:US11621228

    申请日:2007-01-09

    IPC分类号: H01L29/78 H01L21/336

    摘要: A method of forming a transistor patterns a semiconductor fin on a substrate, such that the fin extends from the substrate. Then, the method forms a gate conductor over a central portion of the fin, leaving end portions of the fin exposed. Next, the end portions of the fin are doped with at least one impurity to leave the central portion of the fin as a semiconductor and form the end portions of the fin as conductors. The end portions of the fin are undercut to disconnect the end portions of the fin from the substrate, such that the fin is connected to the substrate along a central portion and is disconnected from the substrate along the end portions and that the end portions are free to move and the central portion is not free to move. A straining layer is formed on a first side of the fin and the straining layer imparts physical pressure on the fin such that the end portions are permanently moved away from a straight-line orientation with the central portion after the forming of the straining layer. Thus, the undercutting in combination with the forming of the straining layer curves the fin such that, when viewed from a top of the substrate, the fin is bowed and has a curved shape.

    摘要翻译: 一种形成晶体管的方法在衬底上形成半导体鳍片,使得鳍片从衬底延伸。 然后,该方法在鳍片的中心部分上形成栅极导体,使翅片的端部部分露出。 接下来,翅片的端部掺杂有至少一种杂质,以使翅片的中心部分作为半导体,并将翅片的端部形成为导体。 翅片的端部被底切以使翅片的端部与基板断开,使得翅片沿着中心部分连接到基板,并且沿着端部与基板断开,并且端部部分是自由的 移动,中央部分不能自由移动。 在翅片的第一侧上形成有应变层,并且应变层在翅片上施加物理压力,使得端部在紧固层形成之后永久地与中心部分的直线取向远离。 因此,与形成应变层相结合的底切使翅片弯曲,使得当从基板的顶部观察时,翅片弯曲并具有弯曲形状。

    Complementary metal oxide semiconductor (CMOS) device having gate structures connected by a metal gate conductor
    7.
    发明授权
    Complementary metal oxide semiconductor (CMOS) device having gate structures connected by a metal gate conductor 有权
    具有通过金属栅极导体连接的栅极结构的互补金属氧化物半导体(CMOS)器件

    公开(公告)号:US08803243B2

    公开(公告)日:2014-08-12

    申请号:US13342435

    申请日:2012-01-03

    IPC分类号: H01L21/70

    摘要: A complementary metal oxide semiconductor (CMOS) device including a substrate including a first active region and a second active region, wherein each of the first active region and second active region of the substrate are separated by from one another by an isolation region. A n-type semiconductor device is present on the first active region of the substrate, in which the n-type semiconductor device includes a first portion of a gate structure. A p-type semiconductor device is present on the second active region of the substrate, in which the p-type semiconductor device includes a second portion of the gate structure. A connecting gate portion provides electrical connectivity between the first portion of the gate structure and the second portion of the gate structure. Electrical contact to the connecting gate portion is over the isolation region, and is not over the first active region and/or the second active region.

    摘要翻译: 一种互补金属氧化物半导体(CMOS)器件,包括包括第一有源区和第二有源区的衬底,其中衬底的第一有源区和第二有源区中的每一个被隔离区彼此分开。 n型半导体器件存在于衬底的第一有源区上,其中n型半导体器件包括栅极结构的第一部分。 p型半导体器件存在于衬底的第二有源区上,其中p型半导体器件包括栅极结构的第二部分。 连接栅极部分提供栅极结构的第一部分和栅极结构的第二部分之间的电连接。 与连接栅极部分的电接触超过隔离区域,并且不在第一有源区域和/或第二有源区域之上。

    CMOS having a SiC/SiGe alloy stack
    9.
    发明授权
    CMOS having a SiC/SiGe alloy stack 有权
    具有SiC / SiGe合金叠层的CMOS

    公开(公告)号:US08476706B1

    公开(公告)日:2013-07-02

    申请号:US13343472

    申请日:2012-01-04

    摘要: A delta doping of silicon by carbon is provided on silicon surfaces by depositing a silicon carbon alloy layer on silicon surfaces, which can be horizontal surfaces of a bulk silicon substrate, horizontal surfaces of a top silicon layer of a semiconductor-on-insulator substrate, or vertical surfaces of silicon fins. A p-type field effect transistor (PFET) region and an n-type field effect transistor (NFET) region can be differentiated by selectively depositing a silicon germanium alloy layer in the PFET region, and not in the NFET region. The silicon germanium alloy layer in the PFET region can overlie or underlie a silicon carbon alloy layer. A common material stack can be employed for gate dielectrics and gate electrodes for a PFET and an NFET. Each channel of the PFET and the NFET includes a silicon carbon alloy layer, and is differentiated by the presence or absence of a silicon germanium layer.

    摘要翻译: 通过在硅表面上沉积硅碳合金层,在硅表面上提供硅的δ掺杂,硅表面可以是体硅衬底的水平表面,绝缘体上半导体衬底的顶部硅层的水平表面, 或硅片的垂直表面。 可以通过在PFET区域中而不是在NFET区域中选择性地沉积硅锗合金层来区分p型场效应晶体管(PFET)区域和n型场效应晶体管(NFET)区域。 PFET区域中的硅锗合金层可以覆盖或叠加在硅碳合金层上。 普通材料堆叠可用于PFET和NFET的栅极电介质和栅电极。 PFET和NFET的每个沟道包括硅碳合金层,并且通过硅锗层的存在或不存在来区分。