DEPLETION MODE GATE IN ULTRATHIN FINFET BASED ARCHITECTURE

    公开(公告)号:US20200066907A1

    公开(公告)日:2020-02-27

    申请号:US16317708

    申请日:2016-09-30

    申请人: Intel Corporation

    摘要: A transistor device including a transistor including a body disposed on a substrate, a gate stack contacting at least two adjacent sides of the body and a source and a drain on opposing sides of the gate stack and a channel defined in the body between the source and the drain, wherein a conductivity of the channel is similar to a conductivity of the source and the drain. An input/output (IO) circuit including a driver circuit coupled to the logic circuit, the driver circuit including at least one transistor device is described. A method including forming a channel of a transistor device on a substrate including an electrical conductivity; forming a source and a drain on opposite sides of the channel, wherein the source and the drain include the same electrical conductivity as the channel; and forming a gate stack on the channel.

    PILLAR RESISTOR STRUCTURES FOR INTEGRATED CIRCUITRY

    公开(公告)号:US20180108727A1

    公开(公告)日:2018-04-19

    申请号:US15667333

    申请日:2017-08-02

    申请人: INTEL CORPORATION

    摘要: Integrated circuit structures including a pillar resistor disposed over a surface of a substrate, and fabrication techniques to form such a resistor in conjunction with fabrication of a transistor over the substrate. Following embodiments herein, a small resistor footprint may be achieved by orienting the resistive length orthogonally to the substrate surface. In embodiments, the vertical resistor pillar is disposed over a first end of a conductive trace, a first resistor contact is further disposed on the pillar, and a second resistor contact is disposed over a second end of a conductive trace to render the resistor footprint substantially independent of the resistance value.Formation of a resistor pillar may be integrated with a replacement gate transistor process by concurrently forming the resistor pillar and sacrificial gate out of a same material, such as polysilicon. Pillar resistor contacts may also be concurrently formed with one or more transistor contacts.

    TRANSMISSION LINES USING BENDING FINS FROM LOCAL STRESS

    公开(公告)号:US20190278022A1

    公开(公告)日:2019-09-12

    申请号:US16462077

    申请日:2016-12-30

    申请人: Intel Corporation

    摘要: Embodiments of the invention include an electromagnetic waveguide and methods of forming electromagnetic waveguides. In an embodiment, the electromagnetic waveguide may include a first semiconductor fin extending up from a substrate and a second semiconductor fin extending up from the substrate. The fins may be bent towards each other so that a centerline of the first semiconductor fin and a centerline of the second semiconductor fin extend from the substrate at a non-orthogonal angle. Accordingly, a cavity may be defined by the first semiconductor fin, the second semiconductor fin, and a top surface of the substrate. Embodiments of the invention may include a metallic layer and a cladding layer lining the surfaces of the cavity. Additional embodiments may include a core formed in the cavity.

    DIFFERENTIAL TRENCH FILL FOR EASE OF LAYOUT DESIGN

    公开(公告)号:US20200294986A1

    公开(公告)日:2020-09-17

    申请号:US16354741

    申请日:2019-03-15

    申请人: Intel Corporation

    发明人: Chen-Guan LEE

    IPC分类号: H01L27/02 H01L21/768

    摘要: An integrated circuit structure comprises a plurality of structures above a substrate, wherein spacing between the structures creates a range of different open density regions from a relatively low open density region to a high open density region. A first fill material fills at least a portion of openings between the structures in at least the high open density region to provide a substantially uniform open density across the different open density regions, wherein the first fill material is patterned to include openings therein. A second fill material fills the openings between the structures in the low open density region, and fills the openings in the first fill material in the at least the high open density region.

    MONOLITHIC SPLITTER USING RE-ENTRANT POLY SILICON WAVEGUIDES

    公开(公告)号:US20190356032A1

    公开(公告)日:2019-11-21

    申请号:US16461554

    申请日:2016-12-30

    申请人: Intel Corporation

    摘要: Embodiments of the invention include an electromagnetic waveguide and methods of forming the electromagnetic waveguide. In an embodiment the electromagnetic waveguide includes a first spacer and a second spacer. In an embodiment, the first and second spacer each have a reentrant profile. The electromagnetic waveguide may also include a conductive body formed between in the first and second spacer, and a void formed within the conductive body. In an additional embodiment, the electromagnetic waveguide may include a first spacer and a second spacer. Additionally, the electromagnetic waveguide may include a first portion of a conductive body formed along sidewalls of the first and second spacer and a second portion of the conductive body formed between an upper portion of the first portion of the conductive body. In an embodiment, the first portion of the conductive body and the second portion of the conductive body define a void through the electromagnetic waveguide.