Vertical gate transistor and pixel structure comprising such a transistor
    1.
    发明授权
    Vertical gate transistor and pixel structure comprising such a transistor 有权
    垂直栅晶体管和包括这种晶体管的像素结构

    公开(公告)号:US09209211B2

    公开(公告)日:2015-12-08

    申请号:US14660847

    申请日:2015-03-17

    Abstract: The present disclosure relates to a photodiode comprising: a P-conductivity type substrate region, an electric charge collecting region for collecting electric charges appearing when a rear face of the substrate region receives light, the collecting region comprising an N-conductivity type region formed deep in the substrate region, an N-conductivity type read region formed in the substrate region, and an isolated transfer gate, formed in the substrate region in a deep isolating trench extending opposite a lateral face of the N-conductivity type region, next to the read region, and arranged for receiving a gate voltage to transfer electric charges stored in the collecting region toward the read region.

    Abstract translation: 本发明涉及一种光电二极管,包括:P导电型衬底区域,用于收集当衬底区域的后表面接收光时出现的电荷的电荷收集区域,所述收集区域包括形成深的N导电类型区域 在基板区域中,形成在基板区域中的N导电型读取区域和隔离的转移栅极,形成在与N导电型区域的侧面相反延伸的深隔离沟槽中的基板区域中, 并且被布置为接收栅极电压以将存储在收集区域中的电荷转移到读取区域。

    ON-SOI integrated circuit comprising a thyristor (SCR) for protection against electrostatic discharges
    2.
    发明申请
    ON-SOI integrated circuit comprising a thyristor (SCR) for protection against electrostatic discharges 有权
    ON-SOI集成电路包括用于防止静电放电的晶闸管(SCR)

    公开(公告)号:US20140015052A1

    公开(公告)日:2014-01-16

    申请号:US13932371

    申请日:2013-07-01

    Abstract: An integrated circuit includes an UTBOX insulating layer under and plumb with first and second electronic components, and corresponding ground planes and oppositely-doped wells made plumb with them. The wells contact with corresponding ground planes. A pair of oppositely doped bias electrodes, suitable for connecting corresponding bias voltages, contacts respective wells and ground planes. A third electrode contacts the first well. A first trench isolates one bias electrode from the third electrode and extends through the layer and into the first well. A second trench isolates the first bias electrode from one component. This trench has an extent that falls short of reaching an interface between the first ground plane and the first well.

    Abstract translation: 集成电路包括在第一和第二电子部件下面并且铅垂的UTBOX绝缘层,以及相应的接地平面和与其相反的相对掺杂的阱。 油井与相应的地面接触。 一对相对掺杂的偏置电极适于连接相应的偏置电压,接触相应的阱和接地层。 第三电极接触第一阱。 第一沟槽将一个偏置电极与第三电极隔离并延伸穿过该层并进入第一阱。 第二沟槽将第一偏置电极与一个部件隔离。 该沟槽的程度不足以达到第一接地层与第一井之间的界面。

    Memory cell
    7.
    发明授权

    公开(公告)号:US10312240B2

    公开(公告)日:2019-06-04

    申请号:US15868901

    申请日:2018-01-11

    Abstract: A microelectronic component is capable of being used as a memory cell. The component includes a semiconductor layer resting on an insulating layer and including a doped source region of a first conductivity type, a doped drain region of a second conductivity type, and an intermediate region, non-doped or more lightly doped, with the second conductivity type, than the drain region, the intermediate region including first and second portions respectively extending from the drain region and from the source region. An insulated front gate electrode rests on the first portion. A first back gate electrode and a second back gate electrode are arranged under the insulating layer, respectively opposite the first portion and the second portion.

Patent Agency Ranking