SILICON-ON-NOTHING TRANSISTOR SEMICONDUCTOR STRUCTURE WITH CHANNEL EPITAXIAL SILICON-GERMANIUM REGION
    101.
    发明申请
    SILICON-ON-NOTHING TRANSISTOR SEMICONDUCTOR STRUCTURE WITH CHANNEL EPITAXIAL SILICON-GERMANIUM REGION 有权
    具有通道外延硅 - 锗原子的无硅晶体管半导体结构

    公开(公告)号:US20140353718A1

    公开(公告)日:2014-12-04

    申请号:US13907460

    申请日:2013-05-31

    Abstract: An improved transistor with channel epitaxial silicon and methods for fabrication thereof. In one aspect, a method for fabricating a transistor includes: forming a gate stack structure on an epitaxial silicon region, a width dimension of the epitaxial silicon region approximating a width dimension of the gate stack structure; encapsulating the epitaxial silicon region under the gate stack structure with sacrificial spacers formed on both sides of the gate stack structure and the epitaxial silicon region; forming a channel of the transistor having a width dimension that approximates that of the epitaxial silicon region and the gate stack structure, the epitaxial silicon region and the gate stack structure formed on the channel of the transistor; removing the sacrificial spacers; and growing a raised epitaxial source and drain from the silicon substrate, with portions of the raised epitaxial source and drain in contact with the epitaxial silicon region.

    Abstract translation: 一种具有沟道外延硅的改进的晶体管及其制造方法。 一方面,一种用于制造晶体管的方法包括:在外延硅区域上形成栅极叠层结构,外延硅区域的宽度尺寸近似于栅极堆叠结构的宽度尺寸; 将所述外延硅区域封装在所述栅极堆叠结构之下,并且在所述栅极堆叠结构和所述外延硅区域的两侧上形成牺牲间隔物; 形成晶体管的沟道,其宽度尺寸近似于形成在晶体管的沟道上的外延硅区域和栅极堆叠结构,外延硅区域和栅极堆叠结构; 去除牺牲隔离物; 并且从硅衬底生长隆起的外延源和漏极,其中凸起的外延源和漏极的一部分与外延硅区接触。

Patent Agency Ranking