INTEGRATED CIRCUITS HAVING MAGNETIC TUNNEL JUNCTIONS (MTJ) AND METHODS FOR FABRICATING THE SAME
    12.
    发明申请
    INTEGRATED CIRCUITS HAVING MAGNETIC TUNNEL JUNCTIONS (MTJ) AND METHODS FOR FABRICATING THE SAME 有权
    具有磁性隧道结的集成电路(MTJ)及其制造方法

    公开(公告)号:US20150325622A1

    公开(公告)日:2015-11-12

    申请号:US14272916

    申请日:2014-05-08

    CPC classification number: H01L27/222 H01L43/02 H01L43/08 H01L43/12

    Abstract: Integrated circuits with magnetic tunnel junction (MTJ) structures and methods for fabricating integrated circuits with MTJ structures are provided. An exemplary method for fabricating an integrated circuit includes forming a first conductive line in electrical connection with an underlying semiconductor device. The method exposes a surface of the first conductive line. Further, the method selectively deposits a conductive material on the surface of the first conductive line to form an electrode contact. The method includes forming a MTJ structure over the electrode contact.

    Abstract translation: 提供了具有磁隧道结(MTJ)结构的集成电路和用于制造具有MTJ结构的集成电路的方法。 用于制造集成电路的示例性方法包括形成与下面的半导体器件电连接的第一导线。 该方法暴露第一导线的表面。 此外,该方法选择性地将导电材料沉积在第一导电线的表面上以形成电极接触。 该方法包括在电极接触件上形成MTJ结构。

    Methods for fabricating integrated circuits using surface modification to selectively inhibit etching
    13.
    发明授权
    Methods for fabricating integrated circuits using surface modification to selectively inhibit etching 有权
    使用表面改性制造集成电路以选择性地抑制蚀刻的方法

    公开(公告)号:US09076846B2

    公开(公告)日:2015-07-07

    申请号:US14071070

    申请日:2013-11-04

    Abstract: Methods for fabricating integrated circuits are provided in various exemplary embodiments. In one embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate having a first exposed surface including an elemental metal material and a second exposed surface including a barrier material. The elemental metal material has a first etch rate when exposed to a wet etchant and the barrier material has a second etch rate when exposed to the wet etchant. Further, the method includes modifying the first exposed surface to form a modified first exposed surface so as to reduce the first etch rate when exposed to the wet etchant and applying the wet etchant simultaneously to the modified first exposed surface and to the second exposed surface.

    Abstract translation: 在各种示例性实施例中提供了用于制造集成电路的方法。 在一个实施例中,制造集成电路的方法包括提供具有包括元素金属材料的第一暴露表面和包括阻挡材料的第二暴露表面的半导体衬底。 当暴露于湿蚀刻剂时,元素金属材料具有第一蚀刻速率,并且当暴露于湿蚀刻剂时,阻挡材料具有第二蚀刻速率。 此外,该方法包括修改第一暴露表面以形成修改的第一暴露表面,以便当暴露于湿蚀刻剂时降低第一蚀刻速率,并将湿蚀刻剂同时施加到经修改的第一暴露表面和第二暴露表面。

    METHODS FOR FABRICATING INTEGRATED CIRCUITS HAVING EMBEDDED ELECTRICAL INTERCONNECTS
    15.
    发明申请
    METHODS FOR FABRICATING INTEGRATED CIRCUITS HAVING EMBEDDED ELECTRICAL INTERCONNECTS 有权
    嵌入式电气互连的集成电路制作方法

    公开(公告)号:US20140220775A1

    公开(公告)日:2014-08-07

    申请号:US13757504

    申请日:2013-02-01

    Abstract: A method for fabricating integrated circuits includes providing a substrate including a protecting layer over an oxide layer and etching a recess through the protecting layer and into the oxide layer. A barrier material is deposited over the substrate to form a barrier layer including a first region in the recess and a second region outside the recess. A conductive material is deposited over the barrier layer and forms an embedded electrical interconnect in the recess and an overburden region outside the recess. The overburden region of the conductive material is removed and a portion of the embedded electrical interconnect is recessed. Thereafter, the barrier layer is etched to remove the second region of the barrier layer and to recess a portion of the first region of the barrier layer. After etching the barrier layer, the protecting layer is removed from the oxide layer.

    Abstract translation: 一种用于制造集成电路的方法包括在氧化物层上提供包括保护层的衬底,并蚀刻通过保护层的凹陷并进入氧化物层。 阻挡材料沉积在衬底上以形成包含凹部中的第一区域和凹部外部的第二区域的阻挡层。 导电材料沉积在阻挡层上并在凹槽中形成嵌入的电互连,并且在凹部外部形成覆盖层。 去除导电材料的覆盖层区域,并且嵌入式电互连件的一部分凹陷。 此后,蚀刻阻挡层以去除阻挡层的第二区域并使阻挡层的第一区域的一部分凹陷。 在蚀刻阻挡层之后,从氧化物层去除保护层。

    Moisture scavenging layer for thinner barrier application in beol integration
    16.
    发明授权
    Moisture scavenging layer for thinner barrier application in beol integration 有权
    水分清除层,用于更小的屏障应用于蜂窝一体化

    公开(公告)号:US09318437B1

    公开(公告)日:2016-04-19

    申请号:US14611740

    申请日:2015-02-02

    Abstract: A method of forming a thinner barrier/liner stack for vias and metal lines and the resulting device are disclosed. Embodiments include forming a via through an interlayer dielectric (ILD) and capping layer, down to a first metal layer; forming a moisture scavenging layer precursor over the ILD and on side and bottom surfaces of the via; annealing the moisture scavenging layer precursor, forming a moisture scavenging layer; forming a barrier/liner stack over the moisture scavenging layer; and depositing a second metal layer over the barrier/liner stack and filling the via and trench.

    Abstract translation: 公开了形成用于通孔和金属线的较薄阻挡层/衬垫叠层的方法以及所得到的器件。 实施例包括通过层间电介质(ILD)和覆盖层形成通孔,向下到第一金属层; 在ILD上和通孔的侧表面和底表面上形成除湿层前体; 退火除湿层前体,形成除湿层; 在水分清除层上形成阻挡层/衬垫层; 以及在所述阻挡层/衬垫叠层上沉积第二金属层并填充所述通孔和沟槽。

    METHODS FOR FABRICATING INTEGRATED CIRCUITS USING SURFACE MODIFICATION TO SELECTIVELY INHIBIT ETCHING
    18.
    发明申请
    METHODS FOR FABRICATING INTEGRATED CIRCUITS USING SURFACE MODIFICATION TO SELECTIVELY INHIBIT ETCHING 有权
    使用表面修饰来选择性地抑制蚀刻来制造集成电路的方法

    公开(公告)号:US20150126028A1

    公开(公告)日:2015-05-07

    申请号:US14071070

    申请日:2013-11-04

    Abstract: Methods for fabricating integrated circuits are provided in various exemplary embodiments. In one embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate having a first exposed surface including an elemental metal material and a second exposed surface including a barrier material. The elemental metal material has a first etch rate when exposed to a wet etchant and the barrier material has a second etch rate when exposed to the wet etchant. Further, the method includes modifying the first exposed surface to form a modified first exposed surface so as to reduce the first etch rate when exposed to the wet etchant and applying the wet etchant simultaneously to the modified first exposed surface and to the second exposed surface.

    Abstract translation: 在各种示例性实施例中提供了用于制造集成电路的方法。 在一个实施例中,制造集成电路的方法包括提供具有包括元素金属材料的第一暴露表面和包括阻挡材料的第二暴露表面的半导体衬底。 当暴露于湿蚀刻剂时,元素金属材料具有第一蚀刻速率,并且当暴露于湿蚀刻剂时,阻挡材料具有第二蚀刻速率。 此外,该方法包括修改第一暴露表面以形成修饰的第一暴露表面,以便当暴露于湿蚀刻剂时降低第一蚀刻速率,并将湿蚀刻剂同时施加到修饰的第一暴露表面和第二暴露表面。

    Methods for fabricating integrated circuits having embedded electrical interconnects
    19.
    发明授权
    Methods for fabricating integrated circuits having embedded electrical interconnects 有权
    具有嵌入式电气互连的集成电路的制造方法

    公开(公告)号:US08835306B2

    公开(公告)日:2014-09-16

    申请号:US13757504

    申请日:2013-02-01

    Abstract: A method for fabricating integrated circuits includes providing a substrate including a protecting layer over an oxide layer and etching a recess through the protecting layer and into the oxide layer. A barrier material is deposited over the substrate to form a barrier layer including a first region in the recess and a second region outside the recess. A conductive material is deposited over the barrier layer and forms an embedded electrical interconnect in the recess and an overburden region outside the recess. The overburden region of the conductive material is removed and a portion of the embedded electrical interconnect is recessed. Thereafter, the barrier layer is etched to remove the second region of the barrier layer and to recess a portion of the first region of the barrier layer. After etching the barrier layer, the protecting layer is removed from the oxide layer.

    Abstract translation: 一种用于制造集成电路的方法包括在氧化物层上提供包括保护层的衬底,并蚀刻通过保护层的凹陷并进入氧化物层。 阻挡材料沉积在衬底上以形成包含凹部中的第一区域和凹部外部的第二区域的阻挡层。 导电材料沉积在阻挡层上并在凹槽中形成嵌入的电互连,并且在凹部外部形成覆盖层。 去除导电材料的覆盖层区域,并且嵌入式电互连件的一部分凹陷。 此后,蚀刻阻挡层以去除阻挡层的第二区域并使阻挡层的第一区域的一部分凹陷。 在蚀刻阻挡层之后,从氧化物层去除保护层。

Patent Agency Ranking