Dynamic quadrature clock correction for a phase rotator system
    11.
    发明授权
    Dynamic quadrature clock correction for a phase rotator system 有权
    相位旋转系统的动态正交时钟校正

    公开(公告)号:US08139700B2

    公开(公告)日:2012-03-20

    申请号:US12492419

    申请日:2009-06-26

    IPC分类号: H04L25/00

    摘要: A system and method for closed loop clock correction includes adjusting two or more input signals comprising at least one in-phase clock and one quadrature clock, and applying adjusted quadrature clock signals to a device capable of generating a 4-quadrant interpolated output clock phase. An interpolated output clock phase is delayed to form a clock for a measurement device. Two or more adjusted input signals are measured on a measurement device over a range of interpolated output clock phases. Errors are determined on the in-phase clock and the quadrature clock using sampled information from the measurement device. The in-phase clock and the quadrature clock are adapted using determined error information.

    摘要翻译: 用于闭环时钟校正的系统和方法包括调整包括至少一个同相时钟和一个正交时钟的两个或更多个输入信号,并将调整的正交时钟信号应用于能够产生4象限内插输出时钟相位的器件。 内插输出时钟相位被延迟以形成用于测量设备的时钟。 在内插输出时钟相位的范围内,在测量装置上测量两个或多个调整后的输入信号。 使用来自测量装置的采样信息,在同相时钟和正交时钟上确定错误。 使用确定的误差信息适配同相时钟和正交时钟。

    DYNAMIC QUADRATURE CLOCK CORRECTION FOR A PHASE ROTATOR SYSTEM
    12.
    发明申请
    DYNAMIC QUADRATURE CLOCK CORRECTION FOR A PHASE ROTATOR SYSTEM 有权
    相位旋转系统的动态正交时钟校正

    公开(公告)号:US20100329403A1

    公开(公告)日:2010-12-30

    申请号:US12492419

    申请日:2009-06-26

    IPC分类号: H04L7/00

    摘要: A system and method for closed loop clock correction includes adjusting two or more input signals comprising at least one in-phase clock and one quadrature clock, and applying adjusted quadrature clock signals to a device capable of generating a 4-quadrant interpolated output clock phase. An interpolated output clock phase is delayed to form a clock for a measurement device. Two or more adjusted input signals are measured on a measurement device over a range of interpolated output clock phases. Errors are determined on the in-phase clock and the quadrature clock using sampled information from the measurement device. The in-phase clock and the quadrature clock are adapted using determined error information.

    摘要翻译: 用于闭环时钟校正的系统和方法包括调整包括至少一个同相时钟和一个正交时钟的两个或更多个输入信号,并将调整的正交时钟信号应用于能够产生4象限内插输出时钟相位的器件。 内插输出时钟相位被延迟以形成用于测量设备的时钟。 在内插输出时钟相位的范围内,在测量装置上测量两个或多个调整后的输入信号。 使用来自测量装置的采样信息,在同相时钟和正交时钟上确定错误。 使用确定的误差信息适配同相时钟和正交时钟。

    Programmable delay generator and cascaded interpolator
    13.
    发明授权
    Programmable delay generator and cascaded interpolator 有权
    可编程延迟发生器和级联插补器

    公开(公告)号:US08552783B2

    公开(公告)日:2013-10-08

    申请号:US13158079

    申请日:2011-06-10

    申请人: Sergey V. Rylov

    发明人: Sergey V. Rylov

    IPC分类号: H03H11/26

    摘要: A programmable delay generator and a cascaded interpolator are provided. The programmable delay generator includes a first delay line and a second delay line, each having a respective plurality of stages of the same number. Each stage of the first line includes a respective delay buffer and has one signal input and one signal output. Each stage of the second line includes a respective selecting element and has two signal inputs, one select input for selecting one of the two signal inputs, and one signal output. The first line and the second line are configured in parallel, are interconnected, and have a same signal propagation direction. Each delay step provided by each stage of the second line is equal to a difference between a delay through one stage of the first line and a delay through one stage of the second line.

    摘要翻译: 提供可编程延迟发生器和级联插值器。 可编程延迟发生器包括第一延迟线和第二延迟线,每个具有相同数量的相应多个级。 第一行的每一级包括相应的延迟缓冲器,并具有一个信号输入和一个信号输出。 第二行的每一级包括相应的选择元件,并且具有两个信号输入,一个选择输入用于选择两个信号输入之一和一个信号输出。 第一行和第二行并行配置,互连,并具有相同的信号传播方向。 由第二行的每一级提供的每个延迟步骤等于通过第一行的一级的延迟与通过第二行的一级的延迟之间的差。

    System and method for latency reduction in speculative decision feedback equalizers
    14.
    发明授权
    System and method for latency reduction in speculative decision feedback equalizers 有权
    投机决策反馈均衡器延迟降低的系统和方法

    公开(公告)号:US08126045B2

    公开(公告)日:2012-02-28

    申请号:US12201487

    申请日:2008-08-29

    IPC分类号: H03H7/40

    摘要: A decision feedback equalizer (DFE) and method include summer circuits configured to add a dynamic feedback tap to a received input to provide a sum and to add a speculative static tap to the sum. Sense amplifiers are configured to receive outputs of the summer circuits and evaluate the outputs of the summer circuits in accordance with a clock signal. A passgate multiplexer is configured to receive outputs from sense amplifiers wherein the multiplexers is clock-gated for isolation of subsequent ciruitry from the outputs of the sense amplifiers during a precharged period. A gating circuit is configured to perform gating of a selected signal output from a second circuit portion with a clock signal and to enable the isolation of the subsequent circuitry by the multiplexer during the precharge period. A regenerative buffer is coupled to the multiplexer to maintain an output of the multiplexer during the precharge period, to provide the select signal for a passgate multiplexer in the second circuit portion of the DFE and to drive the dynamic feedback tap on the first circuit portion of the DFE.

    摘要翻译: 决策反馈均衡器(DFE)和方法包括配置为向所接收的输入添加动态反馈抽头以提供和并且为该和添加推测静态抽头的加法电路。 检测放大器被配置为接收加法电路的输出并根据时钟信号来估计加法电路的输出。 通道门复用器被配置为接收来自读出放大器的输出,其中多路复用器是时钟门控的,用于在预充电时段期间从读出放大器的输出隔离后续电路。 选通电路被配置为利用时钟信号来执行从第二电路部分输出的选定信号的门控,并且能够在预充电期间使多路复用器能够隔离后续电路。 再生缓冲器耦合到多路复用器以在预充电周期期间保持多路复用器的输出,以便为DFE的第二电路部分中的通道门多路复用器提供选择信号,并且在DFE的第一电路部分上驱动动态反馈抽头 DFE。

    Conditioning Input Buffer for Clock Interpolation
    15.
    发明申请
    Conditioning Input Buffer for Clock Interpolation 有权
    用于时钟插值的调节输入缓冲器

    公开(公告)号:US20090224811A1

    公开(公告)日:2009-09-10

    申请号:US12041913

    申请日:2008-03-04

    IPC分类号: H03H11/26

    CPC分类号: G06F1/04

    摘要: A conditioning buffer is provided for a clock interpolator that controls the duration of the clock edges to achieve high-linearity interpolation. The conditioning buffer includes a first buffer and a second buffer, with a fixed or variable strength, that receive their respective inputs from a set of mutually delayed clock signals, such as a set of N equidistant clock phases with mutual delay of 360/N degrees, to form a two-tap transversal filter that is insensitive to changes in Process, Temperature, and Voltage (PVT). Use of an equidistant set of clock phases makes the time constant of such transversal filter proportional to the clock period thus making it insensitive to changes in clock frequency as well. Such transversal filtering action operated in conjunction with natural bandwidth limitations of the buffers yields an efficient clock conditioning circuit that is highly insensitive to PVT and clock frequency variations.

    摘要翻译: 为时钟内插器提供调节缓冲器,时钟内插器控制时钟边沿的持续时间以实现高线性内插。 调理缓冲器包括具有固定或可变强度的第一缓冲器和第二缓冲器,其从一组相互延迟的时钟信号接收它们各自的输入,例如相互延迟为360 / N度的一组N个等距时钟相位 ,以形成对过程,温度和电压(PVT)变化不敏感的双抽头横向过滤器。 使用等距离的时钟相位使得这种横向滤波器的时间常数与时钟周期成比例,从而使其对时钟频率的变化不敏感。 结合缓冲器的自然带宽限制操作的这种横向滤波操作产生对PVT和时钟频率变化高度不敏感的有效时钟调节电路。

    Method and apparatus for reducing latency in a digital signal processing device
    16.
    发明授权
    Method and apparatus for reducing latency in a digital signal processing device 失效
    用于减少数字信号处理装置中的等待时间的方法和装置

    公开(公告)号:US07107301B2

    公开(公告)日:2006-09-12

    申请号:US10095206

    申请日:2002-03-11

    IPC分类号: G06F17/17 G06F17/10

    摘要: A digital signal processing device for processing an input signal includes delay generation circuitry and processing circuitry. The delay generation circuitry receives the input signal and includes a plurality of delay stages operatively coupled together, each of the delay stages having a predetermined time delay associated therewith. The delay generation circuitry includes a zero delay signal path and at least one nonzero delay signal path associated therewith. The processing circuitry is operatively configured to: (i) define a first subset of signal paths through the delay generation circuitry, the first subset including the zero delay signal path, and at least a second subset of signal paths through the delay generation circuitry, the second subset including one or more nonzero delay signal paths; (ii) remove an idle delay from all signal paths in the second subset, such that a shortest nonzero delay signal path in the second subset becomes a zero delay signal path; and (iii) incorporate the idle delay with the processing circuitry.

    摘要翻译: 一种用于处理输入信号的数字信号处理装置包括延迟产生电路和处理电路。 延迟产生电路接收输入信号并且包括可操作地耦合在一起的多个延迟级,每个延迟级具有与之相关联的预定时间延迟。 延迟产生电路包括零延迟信号路径和与其相关联的至少一个非零延迟信号路径。 处理电路可操作地配置为:(i)通过延迟产生电路定义信号路径的第一子集,第一子集包括零延迟信号路径,以及通过延迟产生电路的信号路径的至少第二子集, 第二子集包括一个或多个非零延迟信号路径; (ii)从所述第二子集中的所有信号路径去除空闲延迟,使得所述第二子集中的最短非零延迟信号路径变为零延迟信号路径; 和(iii)将空闲延迟与处理电路相结合。

    Superconducting analog amplifier circuits
    17.
    发明授权
    Superconducting analog amplifier circuits 失效
    超导模拟放大器电路

    公开(公告)号:US5936458A

    公开(公告)日:1999-08-10

    申请号:US897475

    申请日:1997-07-21

    申请人: Sergey V. Rylov

    发明人: Sergey V. Rylov

    IPC分类号: H03K3/38

    CPC分类号: H03K3/38 Y10S505/855

    摘要: Josephson transmission structures (JTSs) which include Josephson transmission lines (JTLs) with filter circuitry and flux release circuitry. Two or more of these JTSs may be interconnected to form a superconducting high-gain operational amplifier intended for general-purpose analog signal processing is disclosed. The active elements of the amplifier are non-hysteretic Josephson junctions configured as dc SQUIDs (used as flux-to voltage transducers and impedance transformers) and Josephson transmission lines (used as the main source of power gain). The amplifier has inverting and non-inverting voltage inputs, which can be fed from any low-resistance low-voltage sources, including dc SQUIDs. The output of the amplifier is in the form of a voltage which can drive typical transmission line impedances (e.g., 10-100 ohms). The variety of possible sources of input signals and the high gain of the amplifier enables wide range of applications including linear signal amplifiers, integrators, active filters and phase-locked oscillators.

    摘要翻译: 约瑟夫逊传输结构(JTS),其包括具有滤波器电路和磁通释放电路的约瑟夫逊传输线(JTL)。 这些JTS中的两个或更多个可以互连以形成旨在用于通用模拟信号处理的超导高增益运算放大器。 放大器的有源元件是配置为直流SQUID(用作磁通至电压传感器和阻抗变压器)和约瑟夫逊传输线(用作功率增益的主要来源)的非滞后约瑟夫逊结。 放大器具有反相和非反相电压输入,可以从任何低电阻低电压源(包括直流SQUID)馈入。 放大器的输出是可以驱动典型传输线阻抗(例如,10-100欧姆)的电压的形式。 输入信号的各种可能的来源和放大器的高增益可以实现广泛的应用,包括线性信号放大器,积分器,有源滤波器和锁相振荡器。

    Conditioning input buffer for clock interpolation
    18.
    发明授权
    Conditioning input buffer for clock interpolation 有权
    用于时钟插补的调节输入缓冲器

    公开(公告)号:US07659763B2

    公开(公告)日:2010-02-09

    申请号:US12041913

    申请日:2008-03-04

    IPC分类号: H03K3/013

    CPC分类号: G06F1/04

    摘要: A conditioning buffer is provided for a clock interpolator that controls the duration of the clock edges to achieve high-linearity interpolation. The conditioning buffer includes a first buffer and a second buffer, with a fixed or variable strength, that receive their respective inputs from a set of mutually delayed clock signals, such as a set of N equidistant clock phases with mutual delay of 360/N degrees, to form a two-tap transversal filter that is insensitive to changes in Process, Temperature, and Voltage (PVT). Use of an equidistant set of clock phases makes the time constant of such transversal filter proportional to the clock period thus making it insensitive to changes in clock frequency as well. Such transversal filtering action operated in conjunction with natural bandwidth limitations of the buffers yields an efficient clock conditioning circuit that is highly insensitive to PVT and clock frequency variations.

    摘要翻译: 为时钟内插器提供调节缓冲器,时钟内插器控制时钟边沿的持续时间以实现高线性内插。 调理缓冲器包括具有固定或可变强度的第一缓冲器和第二缓冲器,其从一组相互延迟的时钟信号接收它们各自的输入,例如相互延迟为360 / N度的一组N个等距时钟相位 ,以形成对过程,温度和电压(PVT)变化不敏感的双抽头横向过滤器。 使用等距离的时钟相位使得这种横向滤波器的时间常数与时钟周期成比例,从而使其对时钟频率的变化不敏感。 结合缓冲器的自然带宽限制操作的这种横向滤波操作产生对PVT和时钟频率变化高度不敏感的有效时钟调节电路。

    APPARATUS AND METHOD FOR SIGNAL PHASE CONTROL IN AN INTEGRATED RADIO CIRCUIT
    19.
    发明申请
    APPARATUS AND METHOD FOR SIGNAL PHASE CONTROL IN AN INTEGRATED RADIO CIRCUIT 审中-公开
    集成无线电电路中信号相位控制的装置和方法

    公开(公告)号:US20080225990A1

    公开(公告)日:2008-09-18

    申请号:US12132022

    申请日:2008-06-03

    IPC分类号: H04L27/22

    摘要: An apparatus and method to control signal phase in a radio device includes a phase rotator configured to control a phase of a local oscillator. A phase error determination module is configured to determine phase error information based on received in-phase (I) and quadrature (Q) (IQ) signal values. A phase correction module is configured to derive from the received IQ signal values a correction signal and apply the correction signal to the phase rotator in a path of the local oscillator.

    摘要翻译: 控制无线电设备中的信号相位的装置和方法包括配置成控制本地振荡器的相位的相位旋转器。 相位误差确定模块被配置为基于接收到的同相(I)和正交(Q)(IQ)信号值来确定相位误差信息。 相位校正模块被配置为从所接收的IQ信号值导出校正信号,并将校正信号施加到本地振荡器的路径中的相位旋转器。

    Pipelined low-voltage current-mode logic with a switching stack height of one
    20.
    发明授权
    Pipelined low-voltage current-mode logic with a switching stack height of one 失效
    流水线低电流电流模式逻辑,开关堆叠高度为1

    公开(公告)号:US06903579B2

    公开(公告)日:2005-06-07

    申请号:US10607468

    申请日:2003-06-26

    IPC分类号: H03K19/173 H03K19/20

    CPC分类号: H03K19/1738

    摘要: Multiple-input CML gates with a stack height of one are provided by using a composite device wherein input signals are propagated to the output through two or more stages of CML-like primitives connected in succession. A universal three-input CML gate (a 2:1 multiplexor) is provided by using a two-stage pipeline, and can be used to build other logic devices, such as AND, OR, and XOR functions, or a latch. The pipelined CML gates with a stack height of one provide a substantially improved voltage-speed trade-off under low-voltage conditions.

    摘要翻译: 通过使用复合器件提供堆叠高度为1的多输入CML门,其中输入信号通过连续连接的两个或多个类似CML的原语传播到输出。 通过使用两级管线提供通用三输入CML门(2:1多路复用器),并可用于构建其他逻辑器件,如AND,OR和XOR函数或锁存器。 堆叠高度为1的流水线CML栅极在低电压条件下提供了显着改善的电压速度折衷。