PATTERNING THROUGH IMPRINTING
    251.
    发明申请
    PATTERNING THROUGH IMPRINTING 有权
    通过印刷进行图案化

    公开(公告)号:US20150162194A1

    公开(公告)日:2015-06-11

    申请号:US14102873

    申请日:2013-12-11

    CPC classification number: H01L21/0337 B81C1/0046 G03F7/0002 H01L21/31144

    Abstract: Embodiments of present invention provide a method of forming device pattern. The method includes defining a device pattern to be created in a device layer; forming a sacrificial layer on top of the device layer; identifying an imprinting mold that, at a position along a height thereof, has a horizontal cross-sectional shape that represents the device pattern; pushing the imprinting mold uniformly into the sacrificial layer until at least the position of the imprinting mold reaches a level inside the sacrificial layer that is being pushed by the imprinting mold; removing the imprinting mold away from the sacrificial layer; forming a hard mask in recesses created by the imprinting mold in the sacrificial layer, the hard mask has a pattern representing the device pattern; and transferring the pattern of the hard mask into underneath the device layer.

    Abstract translation: 本发明的实施例提供一种形成装置图案的方法。 该方法包括定义要在设备层中创建的设备模式; 在器件层的顶部上形成牺牲层; 识别在其高度的位置处具有表示装置图案的水平横截面形状的压印模具; 将压印模均匀地推入牺牲层,直到至少压印模具的位置达到被压印模推送的牺牲层内的水平面; 将所述压印模具远离所述牺牲层移除; 在由牺牲层中的压印模制成的凹部中形成硬掩模,硬掩模具有表示装置图案的图案; 并将硬掩模的图案转移到器件层的下方。

    METHOD TO INDUCE STRAIN IN 3-D MICROFABRICATED STRUCTURES
    252.
    发明申请
    METHOD TO INDUCE STRAIN IN 3-D MICROFABRICATED STRUCTURES 审中-公开
    在三维微结构中诱导应变的方法

    公开(公告)号:US20150140760A1

    公开(公告)日:2015-05-21

    申请号:US14597457

    申请日:2015-01-15

    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed in two epitaxial layers that are grown over a bulk substrate. A first thin epitaxial layer may be cut and used to impart strain to an adjacent channel region of the finFET via elastic relaxation. The structures exhibit a preferred design range for increasing induced strain and uniformity of the strain over the fin height.

    Abstract translation: 描述形成应变通道鳍状FET的方法和结构。 用于finFET的鳍结构可以形成在生长在块状衬底上的两个外延层中。 可以将第一薄外延层切割并用于通过弹性弛豫向finFET的相邻沟道区施加应变。 该结构表现出优选的设计范围,用于增加应变在翅片高度上的诱导应变和均匀性。

    Scan chain modification for reduced leakage

    公开(公告)号:US09032354B2

    公开(公告)日:2015-05-12

    申请号:US13903847

    申请日:2013-05-28

    Inventor: Razak Hossain

    CPC classification number: G01R31/3177 G01R31/318575 G01R31/318577

    Abstract: A leakage power control vector is loaded into existing test scan chain elements for application to circuit elements of a circuit in which the leakage currents are to be controlled. The vector is designed to configure the circuit elements into states in which leakage currents are reduced. A multiplexer selects the power control vector for loading into the scan chain elements, and a clock generator clocks the configuration vector into the scan chain elements. A sleep mode detector may be provided to configure the multiplexer to select the power control vector and to operate the clock generator to clock the power control vector into the scan chain elements when a sleep mode of the circuit is detected.

    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES
    254.
    发明申请
    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES 审中-公开
    用于形成FINFET器件的FIN结构的方法

    公开(公告)号:US20150126003A1

    公开(公告)日:2015-05-07

    申请号:US14596625

    申请日:2015-01-14

    Abstract: A SOI substrate layer formed of a silicon semiconductor material includes adjacent first and second regions. A portion of the silicon substrate layer in the second region is removed such that the second region retains a bottom portion made of the silicon semiconductor material. An epitaxial growth of a silicon-germanium semiconductor material is made on the bottom portion to produce a silicon-germanium region. The silicon region is patterned to define a first fin structure of a FinFET of a first (for example, n-channel) conductivity type. The silicon-germanium region is also patterned to define a second fin structure of a FinFET of a second (for example, p-channel) conductivity type.

    Abstract translation: 由硅半导体材料形成的SOI衬底层包括相邻的第一和第二区域。 去除第二区域中的硅衬底层的一部分,使得第二区域保持由硅半导体材料制成的底部。 硅 - 锗半导体材料的外延生长在底部制成以产生硅 - 锗区。 图案化硅区域以限定第一(例如,n沟道)导电类型的FinFET的第一鳍结构。 硅 - 锗区域也被图案化以限定第二(例如p沟道)导电类型的FinFET的第二鳍结构。

    METHOD AND APPARATUS FOR INDUCTIVE COUPLING UTILIZING AN AMORPHOUS METAL BARRIER
    256.
    发明申请
    METHOD AND APPARATUS FOR INDUCTIVE COUPLING UTILIZING AN AMORPHOUS METAL BARRIER 有权
    用于电感耦合的方法和装置利用非晶金属屏障

    公开(公告)号:US20150116090A1

    公开(公告)日:2015-04-30

    申请号:US14508008

    申请日:2014-10-07

    Inventor: Gregory Proehl

    Abstract: A near-field magnetic induction system includes a metallic structure, an amorphous metal barrier and a near-field magnetic induction device. The device includes an antenna coupled to the amorphous metal barrier and a circuit electrically coupled to the antenna. In use, the antenna is separated from the metallic structure by the amorphous metal barrier. The amorphous metal barrier may be integrated with the near-field magnetic induction device or with the metallic structure. Inductive coupling with the near-field magnetic induction device may be used, for example, in communication or energy transfer applications such as RFID tags and inductive chargers.

    Abstract translation: 近场磁感应系统包括金属结构,非晶金属屏障和近场磁感应装置。 该装置包括耦合到非晶金属屏障的天线和电耦合到天线的电路。 在使用中,天线通过非晶金属屏障与金属结构分离。 非晶态金属屏障可以与近场磁感应装置或金属结构集成。 与近场磁感应装置的感应耦合可用于例如通信或能量转移应用,如RFID标签和感应充电器。

    FULLY SUBSTRATE-ISOLATED FINFET TRANSISTOR
    258.
    发明申请
    FULLY SUBSTRATE-ISOLATED FINFET TRANSISTOR 有权
    全基板隔离FINFET晶体管

    公开(公告)号:US20150108585A1

    公开(公告)日:2015-04-23

    申请号:US14587872

    申请日:2014-12-31

    Abstract: Channel-to-substrate leakage in a FinFET device can be prevented by inserting an insulating layer between the semiconducting channel and the substrate. Similarly, source/drain-to-substrate leakage in a FinFET device can be prevented by isolating the source/drain regions from the substrate by inserting an insulating layer between the source/drain regions and the substrate. The insulating layer isolates the conduction path from the substrate both physically and electrically, thus preventing current leakage. If an array of semiconducting fins is made up of a multi-layer stack, the bottom material can be removed thus yielding a fin array that is suspended above the silicon surface. A resulting gap underneath the remaining top fin material can then be filled in with oxide to better support the fins and to isolate the array of fins from the substrate. The resulting FinFET device is fully substrate-isolated in both the gate region and the source/drain regions.

    Abstract translation: 可以通过在半导体沟道和衬底之间插入绝缘层来防止FinFET器件中的沟道对衬底的泄漏。 类似地,通过在源极/漏极区域和衬底之间插入绝缘层,可以防止FinFET器件中的源极/漏极到衬底的泄漏。 绝缘层在物理和电气上隔离了基板的导电路径,从而防止电流泄漏。 如果半导体翅片的阵列由多层堆叠构成,则可以去除底部材料,从而产生悬浮在硅表面上方的翅片阵列。 然后可以用氧化物填充剩下的顶部翅片材料之下的产生的间隙,以更好地支撑翅片并将翅片阵列与基底隔离开。 所得到的FinFET器件在栅极区域和源极/漏极区域中完全衬底隔离。

Patent Agency Ranking