Thin film transistor and manufacturing method thereof, an array substrate and a display device
    31.
    发明授权
    Thin film transistor and manufacturing method thereof, an array substrate and a display device 有权
    薄膜晶体管及其制造方法,阵列基板和显示装置

    公开(公告)号:US09502570B2

    公开(公告)日:2016-11-22

    申请号:US14057728

    申请日:2013-10-18

    Inventor: Xiang Liu Gang Wang

    Abstract: Embodiments of the present invention provide a thin film transistor and its manufacturing method, an array substrate and a display device, to improve the electrical performance of the thin film transistor and improve the picture quality of images displayed by the display device. The thin film transistor includes: a substrate; a gate, a source, a drain and a semiconductor layer formed on the substrate; a first gate protection layer; a gate isolation layer; and a second gate protection layer. The first gate protection layer is at least partly located between the gate and the semiconductor layer, and is an insulating layer. The gate isolation layer is at least partly located between the first gate protection layer and the second gate protection layer, and is a conductive layer. The second gate protection layer is at least partly located between the gate isolation layer and the semiconductor layer, and is an insulating layer.

    Abstract translation: 本发明的实施例提供薄膜晶体管及其制造方法,阵列基板和显示装置,以改善薄膜晶体管的电性能并提高由显示装置显示的图像的图像质量。 薄膜晶体管包括:基板; 形成在基板上的栅极,源极,漏极和半导体层; 第一栅极保护层; 栅极隔离层; 和第二栅极保护层。 第一栅极保护层至少部分地位于栅极和半导体层之间,并且是绝缘层。 栅极隔离层至少部分地位于第一栅极保护层和第二栅极保护层之间,并且是导电层。 第二栅极保护层至少部分地位于栅极隔离层和半导体层之间,并且是绝缘层。

    Thin-film transistor (TFT), manufacturing method thereof, array substrate, display device and barrier layer
    32.
    发明授权
    Thin-film transistor (TFT), manufacturing method thereof, array substrate, display device and barrier layer 有权
    薄膜晶体管(TFT),其制造方法,阵列基板,显示装置和阻挡层

    公开(公告)号:US09331165B2

    公开(公告)日:2016-05-03

    申请号:US14127858

    申请日:2013-10-30

    Inventor: Xiang Liu Gang Wang

    Abstract: The present invention discloses a thin-film transistor (TFT), a manufacturing method thereof, an array substrate and a display device. The present invention is used for improving the electrical properties of the TFT and the image quality of the display device. The TFT provided by the present invention comprises: a gate electrode, a source electrode, a drain electrode, a semiconductor layer, a gate electrode insulating layer and a first metal barrier layer, which are disposed on a substrate; the gate electrode insulating layer is disposed between the gate electrode and the semiconductor layer; and the first metal barrier layer is disposed between the source/drain electrodes and the gate electrode insulating layer, and the first metal barrier layer is arranged on the same layer as the semiconductor layer and configured to prevent interdiffusion between the material for forming the source/drain electrodes and the material for forming the gate electrode.

    Abstract translation: 本发明公开了一种薄膜晶体管(TFT),其制造方法,阵列基板和显示装置。 本发明用于改善TFT的电性能和显示装置的图像质量。 本发明提供的TFT包括:设置在基板上的栅电极,源电极,漏电极,半导体层,栅电极绝缘层和第一金属阻挡层; 栅电极绝缘层设置在栅电极和半导体层之间; 并且第一金属阻挡层设置在源/漏电极和栅电极绝缘层之间,并且第一金属阻挡层设置在与半导体层相同的层上,并且被配置为防止用于形成源/漏电极的材料之间的相互扩散, 漏电极和用于形成栅电极的材料。

    Array substrate, method for fabricating the same, and display device
    33.
    发明授权
    Array substrate, method for fabricating the same, and display device 有权
    阵列基板及其制造方法以及显示装置

    公开(公告)号:US09054195B2

    公开(公告)日:2015-06-09

    申请号:US14079134

    申请日:2013-11-13

    Inventor: Xiang Liu Gang Wang

    Abstract: Embodiments of the present application provide an array substrate and a method for fabricating the same. The array substrate comprises: a base substrate, a plurality of thin film transistors formed on the base substrate; the array substrate also comprising: a buffer layer formed on the substrate between the substrate and the film transistors; wherein, the buffer layer is a metal oxide film layer. Embodiments of the present application also provide a display device having such array substrate.

    Abstract translation: 本申请的实施例提供阵列基板及其制造方法。 阵列基板包括:基底基板,形成在基底基板上的多个薄膜晶体管; 所述阵列基板还包括:形成在所述基板上的所述基板和所述薄膜晶体管之间的缓冲层; 其中,缓冲层是金属氧化物膜层。 本申请的实施例还提供了具有这种阵列基板的显示装置。

    Array Substrate, Manufacturing Method And The Display Device Thereof
    34.
    发明申请
    Array Substrate, Manufacturing Method And The Display Device Thereof 有权
    阵列基板,制造方法及其显示装置

    公开(公告)号:US20140061635A1

    公开(公告)日:2014-03-06

    申请号:US13995932

    申请日:2012-11-23

    Inventor: Xiang Liu

    Abstract: An array substrate, a manufacturing method thereof and a display device are provided. In the manufacturing method, the needed patterns can be formed by just three photolithography processes, wherein the semiconductor layer and the etch stop layer are formed by just one photolithography process. The method reduces one photolithography process compared to the method of the state of the art, which forms the pattern of the semiconductor layer and the etch stop layer by two photolithography processes respectively, thereby greatly reducing the manufacturing cost and improving the production efficiency.

    Abstract translation: 提供阵列基板,其制造方法和显示装置。 在制造方法中,所需的图案可以仅通过三个光刻工艺形成,其中半导体层和蚀刻停止层仅通过一个光刻工艺形成。 与现有技术的方法相比,该方法减少了一个光刻工艺,其分别通过两个光刻工艺形成半导体层和蚀刻停止层的图案,从而大大降低了制造成本并提高了生产效率。

    Manufacturing method of TFT array substrate

    公开(公告)号:US09647013B2

    公开(公告)日:2017-05-09

    申请号:US13704156

    申请日:2012-11-14

    CPC classification number: H01L27/1288 H01L27/1225 H01L29/7869

    Abstract: Embodiments of the invention provide a manufacturing method of a TFT array substrate. The TFT array substrate is formed to comprise a plurality of scanning lines, a plurality of data lines and a plurality of pixel units defined by intersecting these scanning lines and these data lines with each other. Each of the pixel units comprises a TFT and a pixel electrode. The TFT is formed to comprise a gate electrode, a gate insulating layer, a metal oxide semiconductor layer used as an active layer, an etch stopping layer formed on a portion of the surface of the metal oxide semiconductor layer, a source electrode and a drain electrode. In this method, the metal oxide semiconductor layer, the source electrode and the drain electrode are formed by a same patterning process.

Patent Agency Ranking