-
公开(公告)号:US20220190160A1
公开(公告)日:2022-06-16
申请号:US17147468
申请日:2021-01-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chi-Hsuan Tang , Chung-Ting Huang , Bo-Shiun Chen , Chun-Jen Chen , Yu-Shu Lin
Abstract: A method for fabricating a semiconductor device includes the steps of first forming a gate structure on a substrate, forming a first spacer adjacent to the gate structure, forming a second spacer adjacent to the first spacer, forming an epitaxial layer adjacent to the second spacer, forming a second cap layer on the epitaxial layer, and then forming a first cap layer on the second cap layer. Preferably, a top surface of the first cap layer includes a V-shape and the first cap layer and the second cap layer are made of different materials.
-
公开(公告)号:US20210151580A1
公开(公告)日:2021-05-20
申请号:US17160421
申请日:2021-01-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first spacer and a second spacer around the gate structure; forming a recess adjacent to two sides of the second spacer; performing a cleaning process to trim the second spacer for forming a void between the first spacer and the substrate; and forming an epitaxial layer in the recess.
-
公开(公告)号:US10943991B2
公开(公告)日:2021-03-09
申请号:US16294877
申请日:2019-03-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A semiconductor device and a method for fabricating the semiconductor device are provided, in which the method includes the steps of forming a gate structure on a substrate, forming a spacer on a sidewall of the gate structure, forming two recesses adjacent to two sides of the spacer, performing a cleaning process to trim the spacer for forming a void between the spacer and the substrate, and forming two portions of an epitaxial layer in the two recesses. The semiconductor device preferably includes a cap layer on the two portions of the epitaxial layer as the cap layer includes a planar top surface and an inclined sidewall.
-
公开(公告)号:US20200075418A1
公开(公告)日:2020-03-05
申请号:US16676370
申请日:2019-11-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Jen Chen , Tien-I Wu , Yu-Shu Lin
IPC: H01L21/8234 , H01L21/324 , H01L27/088 , H01L29/06 , H01L29/10 , H01L29/78
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first region and a second region; forming a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; forming a shallow trench isolation (STI) around the first fin-shaped structure and the second fin-shaped structure; forming a mask layer on the first fin-shaped structure; and performing a first anneal process so that the first fin-shaped structure and the second fin-shaped structure comprise different radius of curvature.
-
公开(公告)号:US20170133460A1
公开(公告)日:2017-05-11
申请号:US14936651
申请日:2015-11-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tien-I Wu , I-cheng Hu , Yu-Shu Lin , Chun-Jen Chen , Tsung-Mu Yang , Kun-Hsin Chen , Neng-Hui Yang , Shu-Yen Chan
IPC: H01L29/06 , H01L21/3065 , H01L29/16 , H01L21/283 , H01L29/423 , H01L21/306 , H01L21/225
CPC classification number: H01L21/283 , H01L21/26506 , H01L21/30604 , H01L21/30608 , H01L21/3065 , H01L29/165 , H01L29/6659 , H01L29/66628 , H01L29/66636 , H01L29/7848
Abstract: The present invention provides a method for forming a semiconductor structure, including: first, a substrate is provided. Next, at least two gate structures are formed on the substrate, each gate structure including two spacers disposed on two sides of the gate structure. Afterwards, a dry etching process is performed to remove parts of the substrate, so as to form a recess in the substrate, and a wet etching process is performed, to etch partial sidewalls of the recess, so as to form at least two tips on two sides of the recess respectively. In addition, parts of the spacer are also removed through the wet etching process, and each spacer includes a rounding corner disposed on a bottom surface of the spacer.
-
公开(公告)号:US20170117410A1
公开(公告)日:2017-04-27
申请号:US14922215
申请日:2015-10-26
Applicant: United Microelectronics Corp.
Inventor: I-cheng Hu , Tien-I Wu , Chun-Jen Chen , Yu-Shu Lin , Neng-Hui Yang
IPC: H01L29/78 , H01L29/08 , H01L29/165 , H01L29/66 , H01L29/161
CPC classification number: H01L29/7848 , H01L21/0243 , H01L21/0245 , H01L21/02502 , H01L21/02532 , H01L21/0262 , H01L21/02639 , H01L29/0847 , H01L29/161 , H01L29/165 , H01L29/66628 , H01L29/66636
Abstract: An epitaxial structure of semiconductor device includes a substrate, a recess, a first epitaxial layer, a second epitaxial layer, and a third epitaxial layer. The recess is formed in the substrate and disposed near a surface of the substrate, wherein the recess has a recess depth. The first epitaxial layer is disposed on surfaces of a sidewall and a bottom of the recess. The second epitaxial layer is disposed on the surface of the first epitaxial layer, wherein the Ge concentration of the second epitaxial layer is greater than the Ge concentration of the first epitaxial layer. The third epitaxial layer is disposed on the surface of the second epitaxial layer, wherein the Ge concentration of the third epitaxial layer is greater than the Ge concentration of the second epitaxial layer, and the depth of the third epitaxial layer is about ½ to about ¾ of the recess depth.
-
公开(公告)号:US20160276431A1
公开(公告)日:2016-09-22
申请号:US14658262
申请日:2015-03-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tsai-Yu Wen , Chin-Sheng Yang , Chun-Jen Chen , Tsuo-Wen Lu , Yu-Ren Wang
IPC: H01L29/06 , H01L21/02 , H01L29/161 , H01L21/306
CPC classification number: H01L29/0673 , H01L21/02164 , H01L21/02233 , H01L21/02236 , H01L21/02381 , H01L21/0243 , H01L21/0245 , H01L21/02452 , H01L21/02532 , H01L21/02535 , H01L21/02603 , H01L21/02612 , H01L21/02639 , H01L21/02664 , H01L21/30604 , H01L21/31658 , H01L29/161 , H01L29/165 , H01L29/66439 , H01L29/66795 , H01L29/775 , H01L29/785
Abstract: A method of forming a nanowire includes providing a substrate. The substrate is etched to form at least one fin. Subsequently, a first epitaxial layer is formed on an upper portion of the fin. Later, an undercut is formed on a middle portion the fin. A second epitaxial layer is formed to fill into the undercut. Finally, the fin, the first epitaxial layer and the second epitaxial layer are oxidized to condense the first epitaxial layer and the second epitaxial layer into a germanium-containing nanowire.
-
公开(公告)号:US09431483B1
公开(公告)日:2016-08-30
申请号:US14658262
申请日:2015-03-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tsai-Yu Wen , Chin-Sheng Yang , Chun-Jen Chen , Tsuo-Wen Lu , Yu-Ren Wang
IPC: H01L21/02 , H01L29/06 , H01L21/306 , H01L29/161 , H01L21/316
CPC classification number: H01L29/0673 , H01L21/02164 , H01L21/02233 , H01L21/02236 , H01L21/02381 , H01L21/0243 , H01L21/0245 , H01L21/02452 , H01L21/02532 , H01L21/02535 , H01L21/02603 , H01L21/02612 , H01L21/02639 , H01L21/02664 , H01L21/30604 , H01L21/31658 , H01L29/161 , H01L29/165 , H01L29/66439 , H01L29/66795 , H01L29/775 , H01L29/785
Abstract: A method of forming a nanowire includes providing a substrate. The substrate is etched to form at least one fin. Subsequently, a first epitaxial layer is formed on an upper portion of the fin. Later, an undercut is formed on a middle portion the fin. A second epitaxial layer is formed to fill into the undercut. Finally, the fin, the first epitaxial layer and the second epitaxial layer are oxidized to condense the first epitaxial layer and the second epitaxial layer into a germanium-containing nanowire.
Abstract translation: 形成纳米线的方法包括提供基底。 蚀刻衬底以形成至少一个鳍。 随后,在鳍的上部形成第一外延层。 之后,在翅片的中间部分形成底切。 形成第二外延层以填充底切。 最后,将鳍状物,第一外延层和第二外延层氧化以将第一外延层和第二外延层冷凝成含锗纳米线。
-
-
-
-
-
-
-